The Gate-Bias Influence for ESD Characteristic of NMOS

被引:2
|
作者
Liu, Juan [1 ]
Fan, Hang [1 ]
Li, Jianguo [1 ]
Jiang, Lingli [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Elect Sci & Technol China, State Key Lab Elect Thin & Integrated Device, Chengdu 610054, Peoples R China
关键词
ESD; gate-bias effect; NMOS; TCAD;
D O I
10.1109/ASICON.2009.5351505
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The positive and negative gate-bias effect on ESD robustness of NMOS devices are analyzed respectively in this paper. The influence of gate-bias have been simulated by ISE TCAD and discussed. The simulation results indicate that the triggering voltage fell from 10.46V to 7.8V with the negative gate bias changed from 0V to -10V, and reduced from 10.46V to 5.92V with the positive gate bias changed from 0V to 3V. Under appropriate gate bias, the ESD protection devices can obtain lower Vt1 and higher Vt2. It gives benefit of triggering the large-dimension MOS uniformly, which can improve ESD robustness directly.
引用
收藏
页码:1047 / 1050
页数:4
相关论文
共 50 条
  • [41] Effect of High-energy Electron Beam Irradiation on the Gate-bias Stability of IGZO TFTs
    Moon, Hye Ji
    Jung, So Hyun
    Ryu, Min Ki
    Cho, Kyoung Ik
    Yun, Eui-Jung
    Bae, Byung Seong
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2012, 60 (02) : 254 - 260
  • [42] Gate-bias tunable humidity sensors based on rhenium disulfide field-effect transistors
    Zulkefli, Amir
    Mukherjee, Bablu
    Iwasaki, Takuya
    Hayakawa, Ryoma
    Nakaharai, Shu
    Wakayama, Yutaka
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (SB)
  • [43] Gate-bias instability of few-layer WSe2 field effect transistors
    Wen, Shaofeng
    Lan, Changyong
    Li, Chun
    Zhou, Sihan
    He, Tianying
    Zhang, Rui
    Zou, Ruisen
    Hu, Hao
    Yin, Yi
    Liu, Yong
    RSC ADVANCES, 2021, 11 (12) : 6818 - 6824
  • [44] Analysis of 65 nm technology grounded-gate NMOS for on-chip ESD protection applications
    Dong, S.
    Du, X.
    Han, Y.
    Huo, M.
    Cui, Q.
    Huang, D.
    ELECTRONICS LETTERS, 2008, 44 (19) : 1129 - 1130
  • [45] Gate-Bias Controlled Charge Trapping as a Mechanism for NO2 Detection with Field-Effect Transistors
    Andringa, Anne-Marije
    Meijboom, Juliaan R.
    Smits, Edsger C. P.
    Mathijssen, Simon G. J.
    Blom, Paul W. M.
    de Leeuw, Dago M.
    ADVANCED FUNCTIONAL MATERIALS, 2011, 21 (01) : 100 - 107
  • [46] Effects of negative gate-bias stress on the performance of solution-processed zinc-oxide transistors
    Dongwook Kim
    Woo-Sub Lee
    Hyunji Shin
    Jong Sun Choi
    Xue Zhang
    Jaehoon Park
    Jaeeun Hwang
    Hongdoo Kim
    Jin-Hyuk Bae
    Journal of the Korean Physical Society, 2014, 65 : 330 - 335
  • [47] Influence of layout parameters on snapback characteristic for a gate-grounded NMOS device in 0.13-μm silicide CMOS technology
    姜玉稀
    李娇
    冉峰
    曹家麟
    杨殿雄
    半导体学报, 2009, 30 (08) : 82 - 89
  • [48] Effects of negative gate-bias stress on the performance of solution-processed zinc-oxide transistors
    Kim, Dongwook
    Lee, Woo-Sub
    Shin, Hyunji
    Choi, Jong Sun
    Zhang, Xue
    Park, Jaehoon
    Hwang, Jaeeun
    Kim, Hongdoo
    Bae, Jin-Hyuk
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2014, 65 (03) : 330 - 335
  • [49] Combined Effects of Proton Irradiation and Forward Gate-Bias Stress on the Interface Traps in AlGaN/GaN Heterostructure
    Zhu, Tian
    Zheng, Xue-Feng
    Wang, Jia
    Wang, Mao-Sen
    Chen, Kai
    Wang, Xiao-Hu
    Du, Ming
    Ma, Pei-Jun
    Zhang, Hao
    Lv, Ling
    Cao, Yan-Rong
    Ma, Xiao-Hua
    Hao, Yue
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (11) : 2616 - 2623
  • [50] Impact of the Gate Structure on ESD Characteristic of Tunnel Field-Effect Transistors
    Yang, Zhaonian
    Yu, Ningmei
    Liou, Juin J.
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 44 - 47