Design-for-Testability Techniques for Arithmetic Circuits

被引:0
|
作者
Ye, Bo-Yuan [1 ]
Yeh, Po-Yu [1 ]
Kuo, Sy-Yen [1 ]
Chen, Ing-Yi [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Grad Inst Elect Engn, Taipei 10764, Taiwan
关键词
Iterative Logic Array; C-testable; Logic Testing; Design for Testability; TESTABLE DESIGN; FAULT-DETECTION; ARRAYS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel test technique is proposed to achieve C-testable DFT designs for arithmetic circuits. Base on famous iterative-logic-array (ILA) test scheme, basic bijective cells (one-to-one mapped I/O function) for adder, subtractor, adder-subtractor and multiplier are proposed. In particular, these basic cells are always bijective for any word-length n. Thus the bijective cells can be easily connected together for various arithmetic circuits such as accumulator, multiplier and FIR (Finite Impulse Response) filter, and these arithmetic circuits can be regarded as C-testable ILAs. The proposed solutions can be reused or cascaded with similar structure circuits. Besides, all the proposed arithmetic DFT designs can be cascaded and tested together for saving lots of test pins and BIST (Build-In Self Test) area.
引用
收藏
页码:513 / 516
页数:4
相关论文
共 50 条