Design-for-Testability Techniques for Arithmetic Circuits

被引:0
|
作者
Ye, Bo-Yuan [1 ]
Yeh, Po-Yu [1 ]
Kuo, Sy-Yen [1 ]
Chen, Ing-Yi [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Grad Inst Elect Engn, Taipei 10764, Taiwan
关键词
Iterative Logic Array; C-testable; Logic Testing; Design for Testability; TESTABLE DESIGN; FAULT-DETECTION; ARRAYS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel test technique is proposed to achieve C-testable DFT designs for arithmetic circuits. Base on famous iterative-logic-array (ILA) test scheme, basic bijective cells (one-to-one mapped I/O function) for adder, subtractor, adder-subtractor and multiplier are proposed. In particular, these basic cells are always bijective for any word-length n. Thus the bijective cells can be easily connected together for various arithmetic circuits such as accumulator, multiplier and FIR (Finite Impulse Response) filter, and these arithmetic circuits can be regarded as C-testable ILAs. The proposed solutions can be reused or cascaded with similar structure circuits. Besides, all the proposed arithmetic DFT designs can be cascaded and tested together for saving lots of test pins and BIST (Build-In Self Test) area.
引用
收藏
页码:513 / 516
页数:4
相关论文
共 50 条
  • [31] Test and design-for-testability of IIR filter
    Xiao, Jixue
    Chen, Guangju
    Xie, Yongle
    [J]. Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2007, 19 (02): : 203 - 209
  • [32] TERRA: a support system for LSI design-for-testability
    Fukazawa, Tomoo
    Teramoto, Mitsuo
    Kitamura, Yoshihiro
    Tanno, Masaaki
    Sameshima, Yasunori
    Kobayashi, Kiyoshi
    [J]. NTT R&D, 1600, 44 (11):
  • [33] Design-for-Testability for Digital Microfluidic Biochips
    Xu, Tao
    Chakrabarty, Krishnendu
    [J]. 2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 309 - 314
  • [34] On full reset as a design-for-testability technique
    Pomeranz, I
    Reddy, SM
    [J]. TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 534 - 536
  • [35] Fundamentals of MCM testing and design-for-testability
    Zorian, Y
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 10 (1-2): : 7 - 14
  • [36] Fundamentals of MCM Testing and Design-for-Testability
    Yervant Zorian
    [J]. Journal of Electronic Testing, 1997, 10 : 7 - 14
  • [37] Efficient testing and design-for-testability schemes for multimedia cores: A case study on DCT circuits
    Shieh, MD
    Shen, SC
    Lin, YC
    Lee, KJ
    [J]. PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 177 - 180
  • [38] Design-for-testability for path delay faults in large combinational circuits using test points
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (04) : 333 - 343
  • [39] Design-for-testability to achieve complete coverage of delay faults in standard full scan circuits
    Pomeranz, I
    Reddy, SM
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2001, 47 (3-4) : 357 - 373
  • [40] On application of output masking to undetectable faults in synchronous sequential circuits with design-for-testability logic
    Pomeranz, I
    Reddy, SM
    [J]. ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 867 - 872