Low Power and Area Efficient Implementation of BCD Adder on FPGA

被引:0
|
作者
Mishra, Shambhavi [1 ]
Verma, Gaurav [1 ]
机构
[1] Jaypee Univ, Dept Elect & Commun, Noida, UP, India
关键词
Low power; Pipelining; Parallelism; VHDL; BCD Adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Decimal adders and multipliers are the basic building block for arithmetic and logical unit and barrel shifters in today's high end processors and controllers. In this paper, an efficient BCD adder is designed based on low power synthesis technique at the architectural level. There are different levels of abstraction at which the power can be minimized but the low power technique at the architectural level has more impact than that of circuit level approaches. Two different approaches have been discussed i.e. pipelining and parallelism, so as to minimize the power consumption at architectural level. The proposed designs are tested and implemented using VHDL and the Xilinx ISE 10.1 targeting Xilinx XC5VLX30-3 FPGA. The result shows the optimization of power, delays and the area for different designs and a comparison analysis is provided based on the existing designs in the literature.
引用
下载
收藏
页码:461 / 465
页数:5
相关论文
共 50 条
  • [41] Area and power efficient decimal carry-free adder
    Han, Liu
    Zhang, Hao
    Ko, Seok-Bum
    ELECTRONICS LETTERS, 2015, 51 (23) : 1852 - 1853
  • [42] IMPLEMENTATION OF AREA EFFICIENT MULTIPLIER AND ADDER ARCHITECTURE IN DIGITAL FIR FILTER
    Srividya
    IIOAB JOURNAL, 2016, 7 (02) : 3 - 8
  • [43] FPGA Implementation of Fast and Area Efficient CORDIC algorithm
    Chinnathambi, M.
    Bharanidharan, N.
    Rajaram, S.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 228 - 232
  • [44] Resource Efficient and Area Optimized Grostl Implementation on FPGA
    Adnan, Syed Muhammad
    Aziz, Arshad
    2012 INTERNATIONAL CONFERENCE ON OPEN SOURCE SYSTEMS AND TECHNOLOGIES (ICOSST), 2012, : 80 - 83
  • [45] FPGA implementation of a low-power and area-efficient state-table-based compression algorithm for DSLR cameras
    Lone, Mohd Rafi
    Hakim, Najeeb-ud-Din
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2018, 26 (06) : 2927 - 2942
  • [46] Area and Power Efficient Carry Select Adder using 8T Full Adder
    Sathyabhama, B.
    Deepika, M.
    Deepthi, S.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 969 - 973
  • [47] FPGA Implementation of Power and Area Efficient Compressed Sensing for Multi-Channel ECG Compression
    Attarmoghaddam, Narges
    Khayat, Saied Hosseini
    Maymandi-Nejad, Mohammad
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 1027 - 1032
  • [48] Design and implementation of high-speed and low-power consumption Moore-based loopback adder on FPGA
    Mohan Kumar, B. N.
    Rangaraju, H. G.
    INTERNATIONAL JOURNAL OF INTELLIGENT UNMANNED SYSTEMS, 2022, 10 (01) : 145 - 158
  • [49] FPGA implementation of low power parallel multiplier
    Mangal, Sanjiv Kumar
    Badghare, Rahul M.
    Deshmukh, Raghavendra B.
    Patrikar, R. M.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 115 - +
  • [50] Low power CNN hardware FPGA implementation
    Hareth, Sherry
    Mostafa, Hassan
    Shehata, Khaled Ali
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 162 - 165