Low Power and Area Efficient Implementation of BCD Adder on FPGA

被引:0
|
作者
Mishra, Shambhavi [1 ]
Verma, Gaurav [1 ]
机构
[1] Jaypee Univ, Dept Elect & Commun, Noida, UP, India
关键词
Low power; Pipelining; Parallelism; VHDL; BCD Adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Decimal adders and multipliers are the basic building block for arithmetic and logical unit and barrel shifters in today's high end processors and controllers. In this paper, an efficient BCD adder is designed based on low power synthesis technique at the architectural level. There are different levels of abstraction at which the power can be minimized but the low power technique at the architectural level has more impact than that of circuit level approaches. Two different approaches have been discussed i.e. pipelining and parallelism, so as to minimize the power consumption at architectural level. The proposed designs are tested and implemented using VHDL and the Xilinx ISE 10.1 targeting Xilinx XC5VLX30-3 FPGA. The result shows the optimization of power, delays and the area for different designs and a comparison analysis is provided based on the existing designs in the literature.
引用
下载
收藏
页码:461 / 465
页数:5
相关论文
共 50 条
  • [31] Design and implementation of a low power ternary full adder
    Srivastava, A
    Venkatapathy, K
    VLSI DESIGN, 1996, 4 (01) : 75 - 81
  • [32] Efficient FPGA implementation of multiplier-adder - Quotient-remainder approach
    Kobayashi, F
    Tsujino, T
    Saitoh, H
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 227 - 230
  • [33] Design of Low Quantum Cost Reversible BCD Adder
    Cheng, Chua Shin
    Gopal, Lenin
    Sidhu, Amandeep S.
    Singh, Ashutosh Kumar
    PROCEEDINGS 5TH IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM, COMPUTING AND ENGINEERING (ICCSCE 2015), 2015, : 107 - 110
  • [34] A Comparative Study on the Implementation of Reversible Binary Coded Decimal (BCD) Adder Performance on Field Programmable Gate Array (FPGA)
    Tham, Nyap Tet Clement
    Gopalai, Alpha Agape
    Gopal, Lenin
    Singh, Ashutosh K.
    2014 IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM COMPUTING AND ENGINEERING, 2014, : 399 - 404
  • [35] A low power and reduced area carry select adder
    Rawat, K
    Darwish, T
    Bayoumi, M
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 467 - 470
  • [36] Low Area and Low Power FPGA Implementation of a DBSCAN-Based RF Modulation Classifier
    Gavin, Bill
    Deng, Tiantai
    Ball, Edward
    IEEE OPEN JOURNAL OF THE COMPUTER SOCIETY, 2024, 5 (50-61): : 50 - 61
  • [37] A low-power and area-efficient quaternary adder based on CNTFET switching logic
    Fakhari, Shirin
    Bastani, Narges Hajizadeh
    Moaiyeri, Mohammad Hossein
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (01) : 221 - 232
  • [38] A low-power and area-efficient quaternary adder based on CNTFET switching logic
    Shirin Fakhari
    Narges Hajizadeh Bastani
    Mohammad Hossein Moaiyeri
    Analog Integrated Circuits and Signal Processing, 2019, 98 : 221 - 232
  • [39] A Low Area FIR Filter For FPGA Implementation
    Damian, Catalin
    Lunca, Eduard
    2011 34TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2011, : 521 - 524
  • [40] FPGA Implementation of Low Area and Delay Efficient Adaptive Filter Using Distributed Arithmetic
    Pitchaiah, T.
    Lakshmi, Dhana M.
    Devi, P. V. Sree
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY RESEARCH (ICAETR), 2014,