Low Power and Area Efficient Implementation of BCD Adder on FPGA

被引:0
|
作者
Mishra, Shambhavi [1 ]
Verma, Gaurav [1 ]
机构
[1] Jaypee Univ, Dept Elect & Commun, Noida, UP, India
关键词
Low power; Pipelining; Parallelism; VHDL; BCD Adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Decimal adders and multipliers are the basic building block for arithmetic and logical unit and barrel shifters in today's high end processors and controllers. In this paper, an efficient BCD adder is designed based on low power synthesis technique at the architectural level. There are different levels of abstraction at which the power can be minimized but the low power technique at the architectural level has more impact than that of circuit level approaches. Two different approaches have been discussed i.e. pipelining and parallelism, so as to minimize the power consumption at architectural level. The proposed designs are tested and implemented using VHDL and the Xilinx ISE 10.1 targeting Xilinx XC5VLX30-3 FPGA. The result shows the optimization of power, delays and the area for different designs and a comparison analysis is provided based on the existing designs in the literature.
引用
下载
收藏
页码:461 / 465
页数:5
相关论文
共 50 条
  • [21] Low power and area efficient error tolerant adder for image processing application
    Priyadharshni, M.
    Kumaravel, Sundaram
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (05) : 696 - 708
  • [22] Low Power-Area Efficient Design of 1 bit Full Adder
    Yazhini, G.
    Rajendiran, M.
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1679 - 1683
  • [23] Design of area efficient and Low power Square Root Carry Select Adder
    Jayachandran, T.
    Sharmilee, K.
    Sangeetha, K. K.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (06): : 153 - 156
  • [24] An Efficient Low Area Implementation of 2-D DCT on FPGA
    Dogan, Atakan
    2015 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2015, : 771 - 775
  • [25] FPGA Implementation of Fast Adder
    Kamboh, Hamid M.
    Khan, Shoab A.
    2012 7TH INTERNATIONAL CONFERENCE ON COMPUTING AND CONVERGENCE TECHNOLOGY (ICCCT2012), 2012, : 1324 - 1327
  • [26] Area-Efficient and Power-Efficient Binary to BCD Converters
    Rangisetti, Rathan
    Joshi, Ashish
    Nikoubin, Tooraj
    2015 6TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2015, : 355 - 361
  • [27] Low Area ECC Implementation On FPGA
    Khan, Zia Uddin Ahamed
    Benaissa, M.
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 581 - 584
  • [28] LOW POWER AREA EFFICIEN ALU WITH LOW POWER FULL ADDER
    Usha, S.
    Rajendiran, M.
    Kavitha, A.
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1500 - 1505
  • [29] Design of Area Efficient and Low Power Multipliers using Multiplexer based Full Adder
    Murugeswari, S.
    Mohideen, S. Kaja
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 388 - 392
  • [30] Area and Power Efficient Carry-Select Adder
    Prasad, Govind
    Nayak, V. Shiva Prasad
    Sachin, S.
    Kumar, K. Lava
    Saikumar, Soma
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1897 - 1901