Low Power and Area Efficient Implementation of BCD Adder on FPGA

被引:0
|
作者
Mishra, Shambhavi [1 ]
Verma, Gaurav [1 ]
机构
[1] Jaypee Univ, Dept Elect & Commun, Noida, UP, India
关键词
Low power; Pipelining; Parallelism; VHDL; BCD Adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Decimal adders and multipliers are the basic building block for arithmetic and logical unit and barrel shifters in today's high end processors and controllers. In this paper, an efficient BCD adder is designed based on low power synthesis technique at the architectural level. There are different levels of abstraction at which the power can be minimized but the low power technique at the architectural level has more impact than that of circuit level approaches. Two different approaches have been discussed i.e. pipelining and parallelism, so as to minimize the power consumption at architectural level. The proposed designs are tested and implemented using VHDL and the Xilinx ISE 10.1 targeting Xilinx XC5VLX30-3 FPGA. The result shows the optimization of power, delays and the area for different designs and a comparison analysis is provided based on the existing designs in the literature.
引用
收藏
页码:461 / 465
页数:5
相关论文
共 50 条
  • [1] Implementation of Low Power BCD Adder using Gate Diffusion Input Cell
    Saida, Gugulothu
    Meena, Shweta
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1352 - 1355
  • [2] Implementation of Efficient Portable Low Delay Adder Using FPGA
    Barakat, Mohamed
    Saad, Waleed
    Shokair, Mona
    Elkordy, Mohamed
    [J]. 2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, : 237 - 240
  • [3] Low power and Area Efficient Reconfigurable FIR Filter implementation in FPGA
    Gunasekaran, K.
    Manikandan, M.
    [J]. 2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 300 - 303
  • [4] Design and Implementation of a Power and Speed Efficient Carry Select Adder on FPGA
    Chawla, Simarpreet Singh
    Aggarwal, Swapnil
    Goel, Nidhi
    Bhatia, Mantek Singh
    [J]. PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 571 - 576
  • [5] FPGA configures simple BCD adder
    Jones, C
    [J]. EDN, 1996, 41 (04) : 112 - 112
  • [6] Low Power and Area Efficient Carry Select Adder
    Kumar, V. Nithish
    Raj, Pani Prithvi
    Lakshminarayanan, G.
    Sellathurai, Mathini
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (04) : 593 - 601
  • [7] Area Efficient BCD adder in Quantum dot Cellular Automata
    Ramesh, B.
    Asharani, M.
    Srujana, V.
    Chaithanya, P.
    Rajaiah, U.
    [J]. PROCEEDINGS OF THE 2016 2ND INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2016, : 178 - 181
  • [8] A Fast FPGA-Based BCD Adder
    Ul Haque, Mubin
    Sworna, Zarrin Tasnim
    Babu, Hafiz Md. Hasan
    Biswas, Ashis Kumer
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (10) : 4384 - 4408
  • [9] A Fast FPGA-Based BCD Adder
    Mubin Ul Haque
    Zarrin Tasnim Sworna
    Hafiz Md. Hasan Babu
    Ashis Kumer Biswas
    [J]. Circuits, Systems, and Signal Processing, 2018, 37 : 4384 - 4408
  • [10] Implementation of an ALU Using Modified Carry Select Adder for Low Power and Area-Efficient Applications
    Nautiyal, Priyanka
    Madduri, Pitchaiah
    Negi, Sonam
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMPUTER AND COMPUTATIONAL SCIENCES (ICCCS), 2015, : 22 - 25