Implementation of an ALU Using Modified Carry Select Adder for Low Power and Area-Efficient Applications

被引:0
|
作者
Nautiyal, Priyanka [1 ]
Madduri, Pitchaiah [1 ]
Negi, Sonam [1 ]
机构
[1] Graph Era Univ, Dept ECE, Dehra Dun, India
关键词
ALU; CSLA; Area-efficeint; BEC-1; low power;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In digital computer, an Arithmetic logic unit (ALU) is a powerful combinational circuit that executes arithmetic and logical functions. Parallel adder in ALU plays an essential role, however the carry propagation (CP) takes most of the time for addition. For Low power and area-efficient applications, ALU using modified Square Root Carry Select Adder (SQRT CSLA) is proposed and for better speed applications, ALU using modified SQRT CSLA by Carry Look Ahead (CLA) Adder is implemented. The paper delivers the design and implementation of 8-Bit, 16-Bit, 32-Bit and 64-Bit ALU using modified SQRT CSLA and also compares it with the ALU using regular SQRT CSLA in terms of total number of basic gates. The design entry is done in Verilog Hardware Description Language (HDL) and simulated using ISIM Simulator. It is synthesized and implemented using Xilinx ISE 12.2. By using ALU with modified SQRT CSLA, 20.44% reduction in basic gates is observed.
引用
收藏
页码:22 / 25
页数:4
相关论文
共 50 条
  • [1] Low-Power and Area-Efficient Carry Select Adder
    Ramkumar, B.
    Kittur, Harish M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 371 - 375
  • [2] Low-Power and Area-Efficient Carry Select Adder Using Modified BEC-1 Converter
    Mugilvannan, L.
    Ramasamy, S.
    [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [3] Low Power and Area Efficient Carry Select Adder
    Kumar, V. Nithish
    Raj, Pani Prithvi
    Lakshminarayanan, G.
    Sellathurai, Mathini
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (04) : 593 - 601
  • [4] Power and Area Efficient Carry Select Adder
    Anagha, U. P.
    Pramod, P.
    [J]. PROCEEDINGS OF THE 2015 IEEE RECENT ADVANCES IN INTELLIGENT COMPUTATIONAL SYSTEMS (RAICS), 2015, : 17 - 20
  • [5] Design of Vedic-Multiplier using Area-Efficient Carry Select Adder
    Gokhale, G. R.
    Bahirgonde, P. D.
    [J]. 2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 576 - 581
  • [6] An Area-Efficient Carry Select Adder Design by using 180 nm Technology
    Wadhwa, Garish Kumar
    Grover, Amit
    Grover, Neeti
    GurpreetSingh
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (01) : 119 - 122
  • [7] Modified Carry Select Adder for Power and Area Reduction
    Abhiram, T.
    Ashwin, T.
    Sivaprasad, B.
    Aakash, S.
    Anita, J. P.
    [J]. PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT ,POWER AND COMPUTING TECHNOLOGIES (ICCPCT), 2017,
  • [8] Area and Power Efficient Carry-Select Adder
    Prasad, Govind
    Nayak, V. Shiva Prasad
    Sachin, S.
    Kumar, K. Lava
    Saikumar, Soma
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1897 - 1901
  • [9] Efficient Carry Select Adder using 0.12μm Technology for Low Power Applications
    Reddy, A. Ramakrishna
    Parvathi, M.
    [J]. 2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 550 - 553
  • [10] A low power and reduced area carry select adder
    Rawat, K
    Darwish, T
    Bayoumi, M
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 467 - 470