Implementation of an ALU Using Modified Carry Select Adder for Low Power and Area-Efficient Applications

被引:0
|
作者
Nautiyal, Priyanka [1 ]
Madduri, Pitchaiah [1 ]
Negi, Sonam [1 ]
机构
[1] Graph Era Univ, Dept ECE, Dehra Dun, India
关键词
ALU; CSLA; Area-efficeint; BEC-1; low power;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In digital computer, an Arithmetic logic unit (ALU) is a powerful combinational circuit that executes arithmetic and logical functions. Parallel adder in ALU plays an essential role, however the carry propagation (CP) takes most of the time for addition. For Low power and area-efficient applications, ALU using modified Square Root Carry Select Adder (SQRT CSLA) is proposed and for better speed applications, ALU using modified SQRT CSLA by Carry Look Ahead (CLA) Adder is implemented. The paper delivers the design and implementation of 8-Bit, 16-Bit, 32-Bit and 64-Bit ALU using modified SQRT CSLA and also compares it with the ALU using regular SQRT CSLA in terms of total number of basic gates. The design entry is done in Verilog Hardware Description Language (HDL) and simulated using ISIM Simulator. It is synthesized and implemented using Xilinx ISE 12.2. By using ALU with modified SQRT CSLA, 20.44% reduction in basic gates is observed.
引用
收藏
页码:22 / 25
页数:4
相关论文
共 50 条
  • [41] Low Power and Area Efficient Implementation of BCD Adder on FPGA
    Mishra, Shambhavi
    Verma, Gaurav
    [J]. 2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2013, : 461 - 465
  • [42] Design of area efficient VLSI architecture for carry select adder using logic optimization technique
    Kandula, Bala Sindhuri
    Kalluru, Padma Vasavi
    Inty, Santi Prabha
    [J]. COMPUTATIONAL INTELLIGENCE, 2021, 37 (03) : 1155 - 1165
  • [43] Area Efficient Carry Select Adder Using Negative Edge Triggered D-Flipflop
    Ponnusamy, Anitha
    Palaniappan, Ramanathan
    [J]. ADVANCEMENTS IN AUTOMATION AND CONTROL TECHNOLOGIES, 2014, 573 : 187 - +
  • [44] A Novel Implementation of High Speed Modified Brent Kung Carry Select Adder
    Hepzibha, K. Golda
    Subha, C. P.
    [J]. PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [45] Design of High Speed Carry Select Adder using Modified Parallel Prefix Adder
    Hebbar, Abhishek R.
    Srivastava, Piyush
    Joshi, Vinod Kumar
    [J]. 8TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2018), 2018, 143 : 317 - 324
  • [46] Performance Analysis of a Low Power and High Speed Carry Select Adder
    Kennedy, Ombeni Kanze
    Sridevi, G.
    [J]. 2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 553 - 557
  • [47] A low-power and area-efficient quaternary adder based on CNTFET switching logic
    Fakhari, Shirin
    Bastani, Narges Hajizadeh
    Moaiyeri, Mohammad Hossein
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (01) : 221 - 232
  • [48] Area and Delay Carry Select Adder Using Brent Kung Architecture
    Krishnamoorthy, Raja
    Durgadevi, S.
    Maheshwari, S.
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [49] Implementation of area-efficient AES using FPGA for IOT applications
    Sreekanth, Muttuluru
    Jeyachitra, R. K.
    [J]. INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2022, 15 (04) : 354 - 362
  • [50] Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications
    Swetha, Siliveri
    Reddy, N. Siva Sankara
    [J]. IETE JOURNAL OF RESEARCH, 2023, 70 (04) : 4083 - 4096