Performance Analysis of a Low Power and High Speed Carry Select Adder

被引:0
|
作者
Kennedy, Ombeni Kanze [1 ]
Sridevi, G. [1 ]
机构
[1] Aditya Engn Coll, Dept Elect & Commun Engn, Surampalem, Andhra Pradesh, India
关键词
CSA; MTCMOS D-Latch; GDI; Low Power; High Speed;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In microprocessors, digital signal processors, various kinds of arithmetic building blocks such as adder/substractor, multiplier/divider, shifter are required to compute binary data. The priority of datapath can be operation speed, low power consumption, area or design time. The most important design goals in many cases are high operation speed and low power consumption. The basic structure in any arithmetic block is an adder circuit. hence, by optimising the adder circuit, high operation speed and low power consumption can be achieved. Several kinds of adders have been proposed to reduce the worst-case propagation delay from Least significant bit(LSB) to Most significant bit(MSB). The Carry select adder is one of the adder architectures that reduces the carry propagation delay by grouping sub-block of adders. Many techiques can be used to improve the CSA performance as proposed by researchers in previous work that is, by using BEC-1(Binary to eccess-1 converter), using D-Latch etc. In this work, the CSA is designed using GDI(Gate diffusion input) technique and using both GDI and MTCMOS D-Latch to achieve betterperformance as compared to previous work. Mentor Graphics 130nm CMOS Technology is used for simulation. The design of CSA using Both GDI and MTCMOS logic achieved a tremendous improvement in operation speed, power consumption and Transistor count of 92.7%, 99.45% and 58.85% respectivelly as compared to the conventional CSA.
引用
收藏
页码:553 / 557
页数:5
相关论文
共 50 条
  • [1] Low Power High Performance Carry Select Adder
    Natarajan, P. B.
    Ghosh, Samit Kumar
    Karthik, R.
    [J]. 2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 601 - 603
  • [2] Implementation of High Speed and Low Power Carry Select Adder with BEC
    Gudala, Nikhil Advaith
    Ytterdal, Trond
    Lee, John J.
    Rizkalla, Maher
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 377 - 381
  • [3] Design of Low Power and High Speed Carry Select Adder Using Brent Kung Adder
    Saxena, Pallavi
    [J]. 2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [4] A Comparative study on Low-Power and High Speed Carry Select Adder
    Reddy, G. Karthik
    Rao, D. Sharat Babu
    [J]. PROCEEDINGS OF 2015 IEEE 9TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO), 2015,
  • [5] Robust high-performance low-power carry select adder
    Jeong, W
    Roy, K
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 503 - 506
  • [6] Design of Carry Select Adder for Low-Power and High Speed VLSI Applications
    Naik, M. Vinod Kumar
    Aneesh, Mohammed Y.
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [7] Design of high speed hybrid carry select adder
    Parmar, Shivani
    Singh, Kirat Pal
    [J]. PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1656 - 1663
  • [8] A High Speed and Low Cost Error Correction Technique for the Carry Select Adder
    Namazi, Alireza
    Miremadi, Seyed Ghassem
    Ejlali, Alireza
    [J]. 2009 INTERNATIONAL CONFERENCE ON AVAILABILITY, RELIABILITY, AND SECURITY (ARES), VOLS 1 AND 2, 2009, : 635 - 640
  • [9] Design of Low Power and High Speed Modified Carry Select Adder for 16 bit Vedic Multiplier
    Prasad, Bhavani Y.
    Chokkakula, Ganesh
    Reddy, Srikanth P.
    Samhitha, N. R.
    [J]. 2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [10] Design of Low Power and High Speed Ripple Carry Adder
    Archana, S.
    Durga, G.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,