A Physical-Aware Framework for Memory Network Design Space Exploration

被引:0
|
作者
Shen, Tianhao [1 ]
Gao, Di [1 ]
Zhang, Li [1 ]
Zhao, Jishen [2 ]
Zhuo, Cheng [1 ]
机构
[1] Zhejiang Univ, Hangzhou, Peoples R China
[2] Univ Calif San Diego, San Diego, CA 92103 USA
关键词
ON-CHIP; PERFORMANCE; LATENCY;
D O I
10.1145/3394885.3431636
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
At the era of big data, there have been growing demands for server memory capacity and performance. Memory network is a promising alternative to provide high bandwidth and low latency through distributed memory nodes connected by high speed interconnect. However, most of them implement the design from a pure-logic-level and ignore the physical impact from network interconnect latency, processor placement and the interplay between processor and memory. In this work, we propose a Physical-Aware framework for memory network design space exploration, which facilitates the design of an energy efficient and physical-aware memory network system. Experimental results on various workloads show that the proposed framework can help customize network topology with significant improvements on various design metrics when compared to the other commonly used topologies.
引用
收藏
页码:865 / 871
页数:7
相关论文
共 50 条
  • [41] Modular design space exploration framework for embedded systems
    Künzli, S
    Thiele, L
    Zitzler, E
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (02): : 183 - 192
  • [42] A Customizable Processor Architecture for a Design Space Exploration Framework
    Salgado, F.
    Garcia, P.
    Gomes, T.
    Cabral, J.
    Mendes, J.
    Ekpanyapong, M.
    Tavares, A.
    2012 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2012, : 129 - 133
  • [43] A Flexible Modeling and Simulation Framework for Design Space Exploration
    Jalier, Camille
    Lattard, Didier
    Sassatelli, Gilles
    2008 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2008, : 13 - +
  • [44] Framework for Simulation of Heterogeneous MpSoC for Design Space Exploration
    Tafesse, Bisrat
    Muthukumar, Venkatesan
    VLSI DESIGN, 2013, Hindawi Limited, 410 Park Avenue, 15th Floor, 287 pmb, New York, NY 10022, United States (2013)
  • [45] Security/Timing-Aware Design Space Exploration of CAN FD for Automotive Cyber-Physical Systems
    Xie, Yong
    Zeng, Gang
    Kurachi, Ryo
    Takada, Hiroaki
    Xie, Guoqi
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2019, 15 (02) : 1094 - 1104
  • [46] Physical vs. Physically-Aware Estimation Flow: Case Study of Design Space Exploration of Adders
    Ratkovic, Ivan
    Palomar, Oscar
    Stanic, Milan
    Unsal, Osman
    Cristal, Adrian
    Valero, Mateo
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 119 - 124
  • [47] Physical-aware simulated annealing optimization of gate leakage in nanoscale datapath circuits
    Mohanty, Saraju P.
    Velagapudi, Ramakrishna
    Kougianos, Elias
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1191 - +
  • [48] Physical-aware predictive dynamic thermal management of multi-core processors
    Salami, Bagher
    Noori, Hamid
    Mehdipour, Farhad
    Baharani, Mohammadreza
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2016, 95 : 42 - 56
  • [49] CMP design space exploration subject to physical constraints
    Li, Yingmin
    Lee, Benjamin
    Brooks, David
    Hu, Zhigang
    Skadron, Kevin
    TWELFTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2006, : 15 - +
  • [50] Incremental exploration of the combined physical and behavioral design space
    Gu, ZY
    Wang, J
    Dick, RP
    Zhou, H
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 208 - 213