A Physical-Aware Framework for Memory Network Design Space Exploration

被引:0
|
作者
Shen, Tianhao [1 ]
Gao, Di [1 ]
Zhang, Li [1 ]
Zhao, Jishen [2 ]
Zhuo, Cheng [1 ]
机构
[1] Zhejiang Univ, Hangzhou, Peoples R China
[2] Univ Calif San Diego, San Diego, CA 92103 USA
关键词
ON-CHIP; PERFORMANCE; LATENCY;
D O I
10.1145/3394885.3431636
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
At the era of big data, there have been growing demands for server memory capacity and performance. Memory network is a promising alternative to provide high bandwidth and low latency through distributed memory nodes connected by high speed interconnect. However, most of them implement the design from a pure-logic-level and ignore the physical impact from network interconnect latency, processor placement and the interplay between processor and memory. In this work, we propose a Physical-Aware framework for memory network design space exploration, which facilitates the design of an energy efficient and physical-aware memory network system. Experimental results on various workloads show that the proposed framework can help customize network topology with significant improvements on various design metrics when compared to the other commonly used topologies.
引用
收藏
页码:865 / 871
页数:7
相关论文
共 50 条
  • [21] Improve volume physical-aware diagnosis via active pattern sampling
    Gao, Jiaxing
    Wang, Baohua
    Zhang, Yin
    Huang, Yu
    Ding, Xiaotian
    Zhang, Weiming
    2023 IEEE 32ND ASIAN TEST SYMPOSIUM, ATS, 2023, : 82 - 87
  • [22] Network-aware Design-Space Exploration of a Power-Efficient Embedded Application
    Sayyah, Parinaz
    Lazarescu, Mihai T.
    Quaglia, Davide
    Ebeid, Emad
    Bocchio, Sara
    Rosti, Alberto
    CODES+ISSS'12:PROCEEDINGS OF THE TENTH ACM INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE-CODESIGN AND SYSTEM SYNTHESIS, 2012, : 567 - 574
  • [23] On the design space exploration through the Hellfire Framework
    Aguiar, Alexandra
    Johann Filho, Sergio
    Magalhaes, Felipe
    Hessel, Fabiano
    JOURNAL OF SYSTEMS ARCHITECTURE, 2014, 60 (01) : 94 - 107
  • [24] A Meta-Framework for Design Space Exploration
    Saxena, Tripti
    Karsai, Gabor
    18TH IEEE INTERNATIONAL CONFERENCE AND WORKSHOPS ON ENGINEERING OF COMPUTER BASED SYSTEMS (ECBS 2011), 2011, : 71 - 80
  • [25] HyperMapper: a Practical Design Space Exploration Framework
    Nardi, Luigi
    Souza, Artur
    Koeplinger, David
    Olukotun, Kunle
    2019 IEEE 27TH INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS, AND SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS 2019), 2019, : 425 - 426
  • [26] Space Exploration Architecture and Design Framework for Commercialization
    Chen, Hao
    Ornik, Melkior
    Ho, Koki
    JOURNAL OF SPACECRAFT AND ROCKETS, 2022, 59 (02) : 538 - 551
  • [27] An Overview of Design Space Exploration of Cache Memory
    Sam, David
    Agyeman, Michael Opoku
    ISCSIC'18: PROCEEDINGS OF THE 2ND INTERNATIONAL SYMPOSIUM ON COMPUTER SCIENCE AND INTELLIGENT CONTROL, 2018,
  • [28] Design Space Exploration of Near Memory Accelerators
    Lloyd, Scott
    Gokhale, Maya
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS (MEMSYS 2018), 2018, : 218 - 220
  • [29] Design Space Exploration of Cache Memory -A Survey
    Upadhyay, Bhargavi R.
    Sudarshan, T. S. B.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 2294 - 2297
  • [30] Physical-Aware Approaches for Speeding Up Scan Shift Operations in SoCs
    Lee, Taehee
    Chang, Ik Joon
    Lee, Chilgee
    Yang, Joon-Sung
    ETRI JOURNAL, 2016, 38 (03) : 479 - 486