A Physical-Aware Framework for Memory Network Design Space Exploration

被引:0
|
作者
Shen, Tianhao [1 ]
Gao, Di [1 ]
Zhang, Li [1 ]
Zhao, Jishen [2 ]
Zhuo, Cheng [1 ]
机构
[1] Zhejiang Univ, Hangzhou, Peoples R China
[2] Univ Calif San Diego, San Diego, CA 92103 USA
关键词
ON-CHIP; PERFORMANCE; LATENCY;
D O I
10.1145/3394885.3431636
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
At the era of big data, there have been growing demands for server memory capacity and performance. Memory network is a promising alternative to provide high bandwidth and low latency through distributed memory nodes connected by high speed interconnect. However, most of them implement the design from a pure-logic-level and ignore the physical impact from network interconnect latency, processor placement and the interplay between processor and memory. In this work, we propose a Physical-Aware framework for memory network design space exploration, which facilitates the design of an energy efficient and physical-aware memory network system. Experimental results on various workloads show that the proposed framework can help customize network topology with significant improvements on various design metrics when compared to the other commonly used topologies.
引用
收藏
页码:865 / 871
页数:7
相关论文
共 50 条
  • [31] On physical-aware synthesis of vertically integrated 3D systems
    Mukherjee, M
    Vemuri, R
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 647 - 652
  • [32] Heterogeneous Memory Assembly Exploration Using a Floorplan and Interconnect Aware Framework
    Gupta, Prakhar Raj
    Visweswaran, G. S.
    Narang, Gaurav
    Grover, Anuj
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 290 - 295
  • [33] A Design Framework for Neural Network Architecture Exploration
    Spader Simon, Luis Antonio
    Soares, Lucas
    Abreu, Brunno
    Grellert, Mateus
    15TH IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS 2024, 2024, : 276 - 280
  • [34] Energy-aware design space exploration of embedded systems
    Vega-Rodriguez, Miguel A.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (08) : 601 - 602
  • [35] Variability-Aware Design Space Exploration Of Embedded Memories
    Ganapathy, Shrikanth
    Karakonstantis, Georgios
    Canal, Ramon
    Burg, Andreas Peter
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [36] An aCCELERATOR-AWARE MICROARCHITECTURE SIMULATOR FOR DESIGN SPACE EXPLORATION
    Gao, Di
    Zhuo, Cheng
    2018 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2018,
  • [37] Design Space Exploration of Sparsity-Aware Application-Specific Spiking Neural Network Accelerators
    Aliyev, Ilkin
    Svoboda, Kama
    Adegbija, Tosiron
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (04) : 1062 - 1072
  • [38] Graphical framework for system level design space exploration
    Perko, Klemen
    Trost, Andrej
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (03): : 132 - 141
  • [39] A framework for design space exploration of parameterized VLSI systems
    Ascia, G
    Catania, V
    Palesi, M
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 245 - 250
  • [40] Application-specific Network-on-Chip Design Space Exploration Framework for Neuromorphic Processor
    Kang, Ziyang
    Wang, Shiying
    Wang, Lei
    Li, Shiming
    Qu, Lianhua
    Shi, Wei
    Gong, Rui
    Xu, Weixia
    17TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2020 (CF 2020), 2020, : 71 - 80