A Physical-Aware Framework for Memory Network Design Space Exploration

被引:0
|
作者
Shen, Tianhao [1 ]
Gao, Di [1 ]
Zhang, Li [1 ]
Zhao, Jishen [2 ]
Zhuo, Cheng [1 ]
机构
[1] Zhejiang Univ, Hangzhou, Peoples R China
[2] Univ Calif San Diego, San Diego, CA 92103 USA
关键词
ON-CHIP; PERFORMANCE; LATENCY;
D O I
10.1145/3394885.3431636
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
At the era of big data, there have been growing demands for server memory capacity and performance. Memory network is a promising alternative to provide high bandwidth and low latency through distributed memory nodes connected by high speed interconnect. However, most of them implement the design from a pure-logic-level and ignore the physical impact from network interconnect latency, processor placement and the interplay between processor and memory. In this work, we propose a Physical-Aware framework for memory network design space exploration, which facilitates the design of an energy efficient and physical-aware memory network system. Experimental results on various workloads show that the proposed framework can help customize network topology with significant improvements on various design metrics when compared to the other commonly used topologies.
引用
收藏
页码:865 / 871
页数:7
相关论文
共 50 条
  • [1] Boomerang: Physical-aware Design Space Exploration Framework on RISC-V SonicBOOM Microarchitecture
    Liu, Yen-Fu
    Hsieh, Chou-Ying
    Kuo, Sy-Yen
    2023 IEEE 34TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, ASAP, 2023, : 85 - 93
  • [2] A Physical-Aware Abstraction Flow for Efficient Design-Space Exploration of a Wireless Body Area Network Application
    Crepaldi, M.
    Ros, P. Motto
    Demarchi, D.
    Buckley, J.
    O'Flynn, B.
    Quaglia, D.
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 1005 - 1012
  • [3] Memory-aware Multiobjective Design Space Exploration of Heteregeneous MPSoC
    Frid, N.
    Sruk, V
    2018 41ST INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2018, : 861 - 866
  • [4] Physical-aware long reach PON planning
    Rentao Gu
    Xiaoxu Liu
    Yuefeng Ji
    Telecommunication Systems, 2015, 60 : 367 - 379
  • [5] Physical-aware systematic multiple defect diagnosis
    Chen, Po-Juei
    Che, Chieh-Chih
    Li, James C. -M.
    Kuo, Shuo-Fen
    Hsueh, Pei-Ying
    Kuo, Chun-Yi
    Lee, Jih-Nung
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2014, 8 (05): : 199 - 209
  • [6] Physical-aware long reach PON planning
    Gu, Rentao
    Liu, Xiaoxu
    Ji, Yuefeng
    TELECOMMUNICATION SYSTEMS, 2015, 60 (03) : 367 - 379
  • [7] Physical-aware Interconnect Testing and Repairing of Chiplets
    Cui, Changming
    Xu, Tuanhui
    Fu, Haitao
    Huang, Junlin
    2023 IEEE EUROPEAN TEST SYMPOSIUM, ETS, 2023,
  • [8] Physical-aware Diagnosis of Multiple Interconnect Defects
    Chen, Po-Hao
    Lee, Chi-Lin
    Chen, Jing-Yu
    Chen, Po-Wei
    Li, James Chien-Mo
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 40 - 45
  • [9] Memory-Aware Design Space Exploration for Reliability Evaluation in Computing Systems
    Kooli, Maha
    Di Natale, Giorgio
    Bosio, Alberto
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (02): : 145 - 162
  • [10] Memory-Aware Design Space Exploration for Reliability Evaluation in Computing Systems
    Maha Kooli
    Giorgio Di Natale
    Alberto Bosio
    Journal of Electronic Testing, 2019, 35 : 145 - 162