Transaction level modeling of NoC based multi-processor architecture for wireless communication system

被引:0
|
作者
Yoon, Sung-Rok
Park, Sin-Chong
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
NoC based multi-processor architecture is a solution to satisfy the demand for wireless communication system with higher data rate and multiple standards. It requires fast architecture exploration because it has many options on topologies, protocols, processor granularities, and mapping methodologies. In this paper the transaction level modeling of NoC based multi-processor architecture using SystemC is presented. It requires less effort for initial establishment and guarantees fast simulation speed. In experimental result, it requires 114 times less code-lines to describe more complicated NoC switch and shows 30 similar to 70 times faster simulation speed than RTL simulation.
引用
收藏
页码:694 / 697
页数:4
相关论文
共 50 条
  • [21] Configurable multi-processor architecture and its processor element design
    Nishimura, Tsutomu
    Miki, Takuji
    Sugiura, Hiroaki
    Matsumoto, Yuki
    Kobayashi, Masatsugu
    Kato, Toshiyuki
    Eda, Tsutomu
    Yamauchi, Hironori
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 124 - +
  • [22] PROPHID: A heterogeneous multi-processor architecture for multimedia
    Leijten, JAJ
    vanMeerbergen, JL
    Timmer, AH
    Jess, JAG
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 164 - 169
  • [23] Intra-transaction parallelism in the mapping of an object model to a relational multi-processor system
    Rys, M
    Norrie, MC
    Schek, HJ
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VERY LARGE DATA BASES, 1996, : 460 - 471
  • [24] Barrier Synchronization for CELL Multi-Processor Architecture
    Bai, Shuwei
    Zhou, Qingguo
    Zhou, Rui
    Li, Lian
    2008 FIRST IEEE INTERNATIONAL CONFERENCE ON UBI-MEDIA COMPUTING AND WORKSHOPS, PROCEEDINGS, 2008, : 155 - 158
  • [25] A multi-processor control system architecture for a cascaded StatCom with energy storage
    Qian, C
    Crow, ML
    Atcitty, S
    APEC 2004: NINETEENTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1-3, 2004, : 1757 - 1763
  • [26] Server-based data push architecture for multi-processor environments
    Sun, Xian-He
    Byna, Surendra
    Chen, Yong
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2007, 22 (05) : 641 - 652
  • [27] Server-Based Data Push Architecture for Multi-Processor Environments
    Xian-He Sun
    Surendra Byna
    Yong Chen
    Journal of Computer Science and Technology, 2007, 22 : 641 - 652
  • [28] An Accelerated Architecture Based on GPU and Multi-Processor Design for Fingerprint Recognition
    Ben Ayed, Mossaad
    Elkosantini, Sabeur
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2016, 7 (03) : 337 - 348
  • [29] Server-Based Data Push Architecture for Multi-Processor Environments
    孙贤和
    Surendra Byna
    陈勇
    Journal of Computer Science & Technology, 2007, (05) : 641 - 652
  • [30] Asymmetric multi-processor architecture for reconfigurable system-on-chip and operating system abstractions
    Xie, Xin
    Williams, John
    Bergmann, Neil
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 41 - 48