Transaction level modeling of NoC based multi-processor architecture for wireless communication system

被引:0
|
作者
Yoon, Sung-Rok
Park, Sin-Chong
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
NoC based multi-processor architecture is a solution to satisfy the demand for wireless communication system with higher data rate and multiple standards. It requires fast architecture exploration because it has many options on topologies, protocols, processor granularities, and mapping methodologies. In this paper the transaction level modeling of NoC based multi-processor architecture using SystemC is presented. It requires less effort for initial establishment and guarantees fast simulation speed. In experimental result, it requires 114 times less code-lines to describe more complicated NoC switch and shows 30 similar to 70 times faster simulation speed than RTL simulation.
引用
收藏
页码:694 / 697
页数:4
相关论文
共 50 条
  • [31] Measures for the quality of a multi-processor system
    Hoja, H.
    Zeisel, G.
    IT - Information Technology, 1974, 16 (1-6): : 104 - 108
  • [32] System Level Design Methodology for Hybrid Multi-Processor SoC on FPGA
    Wu, Jason
    Williams, John
    Bergmann, Neil
    PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 312 - 313
  • [33] Thermal-Aware System-Level Modeling and Management for Multi-Processor Systems-on-Chip
    Zanini, Francesco
    Atienza, David
    Benini, Luca
    De Micheli, Giovanni
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2481 - 2484
  • [34] NEW UNIVAC MULTI-PROCESSOR SYSTEM
    不详
    PROCESS CONTROL AND AUTOMATION, 1966, 13 (02): : 42 - &
  • [35] A new reachability algorithm for symmetric multi-processor architecture
    Sahoo, D
    Jain, J
    Iyer, S
    Dill, D
    AUTOMATED TECHNOLOGY FOR VERIFICATION AND ANALYSIS, PROCEEDINGS, 2005, 3707 : 26 - 38
  • [36] Synthesis of communication mechanisms for multi-tile systems based on Heterogeneous Multi-processor System-On-Chips
    Chagoya-Garzon, Alexandre
    Guerin, Xavier
    Rousseau, Frederic
    Petrot, Frederic
    Rossetti, Davide
    Lonardo, Alessandro
    Vicini, Piero
    Paolucci, Pier Stanislao
    RSP 2009: TWENTIETH IEEE/IFIP INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2009, : 48 - +
  • [37] On a multi-processor system based on a cross-switching network
    1600, Huazhong Univ of Sci & Technol & Wuhan Archit Des Inst, Wuhan, China (23):
  • [38] Fast scheduling and partitioning algorithm in the multi-processor system with redundant communication resources
    Laskowski, E
    PARALLEL PROCESSING APPLIED MATHEMATICS, 2002, 2328 : 97 - 106
  • [39] A Multi-Processor NoC platform applied on the 802.11i TKIP cryptosystem
    Lee, Jung-Ho
    Yoon, Sung-Rok
    Pyun, Kwang-Eui
    Park, Sin-Chong
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 567 - 570
  • [40] ENSEMBLE: A communication layer for embedded multi-processor systems
    Cadot, S
    Kuijlman, F
    Langendoen, K
    van Reeuwijk, K
    Sips, H
    ACM SIGPLAN NOTICES, 2001, 36 (08) : 56 - 63