Exploring Serial Vertical Interconnects for 3D ICs

被引:0
|
作者
Pasricha, Sudeep [1 ]
机构
[1] Colorado State Univ, Dept Elect & Comp Engn, Ft Collins, CO 80523 USA
来源
DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2 | 2009年
关键词
3D ICs; Serial Interconnect; Networks on Chip; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3D ICs) offer a promising solution to overcome the on-chip communication bottleneck and improve performance over traditional two-dimensional (2D) ICs. Long interconnects can be replaced by much shorter vertical through silicon via (TSV) interconnects in 3D ICs. This enables faster and more power efficient inter-core communication across multiple silicon layers. However, 3D IC technology also faces challenges due to higher power densities and routing congestion due to TSV pads distributed on each layer. In this paper, serialization of vertical TSV interconnects in 3D ICs is proposed as one way to address these challenges. Such serialization reduces the interconnect TSV footprint on each layer. This can lead to a better thermal TSV distribution resulting in lower peak temperatures, as well as more efficient core layout across multiple layers due to the reduced congestion. Experiments with several 3D multi-core benchmarks indicate clear benefits of serialization. For instance, a 4:1 serialization of TSV interconnects can save more than 70% of TSV area footprint at a negligible performance and power overhead at the 65nm technology node.
引用
收藏
页码:581 / 586
页数:6
相关论文
共 50 条
  • [41] Convergence of 3D integrated packaging and 3D TSV ICs
    Chhabra, Navjot
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 22 - 23
  • [42] Foreword: Special Section on RF, 3-D-ICs and Interconnects
    Achar, Ramachandra
    Maffucci, Antonio
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (11): : 1889 - 1890
  • [43] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [44] Road to High-Performance 3D ICs: Performance Optimization Methodologies for Monolithic 3D ICs
    Chang, Kyungwook
    Pentapati, Sai
    Shim, Da Eun
    Lim, Sung Kyu
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 188 - 193
  • [45] Copper Plating for 3D Interconnects
    Radisic, A.
    Luehn, O.
    Vaes, J.
    Armini, S.
    El-Mekki, Z.
    Radisic, D.
    Ruythooren, W.
    Vereecken, P. M.
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 119 - 125
  • [46] Copper plating for 3D interconnects
    Radisic, A.
    Luhn, O.
    Philipsen, H. G. G.
    El-Mekki, Z.
    Honore, M.
    Rodet, S.
    Armini, S.
    Drijbooms, C.
    Bender, H.
    Ruythooren, W.
    MICROELECTRONIC ENGINEERING, 2011, 88 (05) : 701 - 704
  • [47] 3D interconnects for quantum computing
    Derakhshandeh, Jaber
    Dangol, Anish
    Hussain, Tassawar
    Stegmann, Heiko
    Vadiraj, A. M.
    Dhakras, Prathamesh
    Witters, Thomas
    Shafahian, Ehsan
    Punith, Kumar M. K.
    Gerets, Carine
    Radisic, Aleksandar
    Vaquilar, Aldrin
    Goehnermeier, Aksel
    Wan, Danny
    Miller, Andy
    Jourdain, Anne
    Cherman, Vladimir
    Beyer, Gerald
    Beyne, Eric
    De Greve, Kristiaan
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 821 - 828
  • [48] 3D Printed Interconnects on Bendable Substrates for 3D Circuits
    Nassar, Habib
    Pullanchiyodan, Abhilash
    Bhattacharjee, Mitradip
    Dahiya, Ravinder
    PROCEEDINGS OF THE 2019 IEEE INTERNATIONAL CONFERENCE ON FLEXIBLE AND PRINTABLE SENSORS AND SYSTEMS (IEEE FLEPS 2019), 2019,
  • [49] 3-D placement considering vertical interconnects
    Kaya, I
    Olbrich, M
    Barke, E
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 257 - 258
  • [50] Recovery of Faulty TSVs in 3D ICs
    Roy, Surajit Kumar
    Roy, Kaustav
    Giri, Chandan
    Rahaman, Hafizur
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 528 - 531