Exploring Serial Vertical Interconnects for 3D ICs

被引:0
|
作者
Pasricha, Sudeep [1 ]
机构
[1] Colorado State Univ, Dept Elect & Comp Engn, Ft Collins, CO 80523 USA
来源
DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2 | 2009年
关键词
3D ICs; Serial Interconnect; Networks on Chip; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3D ICs) offer a promising solution to overcome the on-chip communication bottleneck and improve performance over traditional two-dimensional (2D) ICs. Long interconnects can be replaced by much shorter vertical through silicon via (TSV) interconnects in 3D ICs. This enables faster and more power efficient inter-core communication across multiple silicon layers. However, 3D IC technology also faces challenges due to higher power densities and routing congestion due to TSV pads distributed on each layer. In this paper, serialization of vertical TSV interconnects in 3D ICs is proposed as one way to address these challenges. Such serialization reduces the interconnect TSV footprint on each layer. This can lead to a better thermal TSV distribution resulting in lower peak temperatures, as well as more efficient core layout across multiple layers due to the reduced congestion. Experiments with several 3D multi-core benchmarks indicate clear benefits of serialization. For instance, a 4:1 serialization of TSV interconnects can save more than 70% of TSV area footprint at a negligible performance and power overhead at the 65nm technology node.
引用
收藏
页码:581 / 586
页数:6
相关论文
共 50 条
  • [31] Efficient Electromagnetic Modeling and Analysis for Off-Chip Interconnects in SIW Structures and 3D ICs
    Chang, Xin
    Tsang, Leung
    Sudhakaran, Sunil
    2014 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM (APSURSI), 2014, : 2114 - 2115
  • [32] Progress of 3D integration technologies and 3D interconnects
    Pozder, Scott
    Chatterjee, Ritwik
    Jain, Ankur
    Huang, Zhihong
    Jones, Robert E.
    Acosta, Eddie
    PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 213 - 215
  • [33] On-Line Transition-Time Monitoring for Die-to-Die Interconnects in 3D ICs
    Huang, Shi-Yu
    Li, Hua-Xuan
    Zeng, Zeng-Fu
    Tsai, Kun-Han
    Cheng, Wu-Tung
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 162 - 167
  • [34] A Built-in Test Circuit for Supply Current Testing of Open Defects at Interconnects in 3D ICs
    Konishi, Tomoaki
    Yotsuyanagi, Hiroyuki
    Hashizume, Masaki
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [35] A High-Performance Vertical Substrate Noise Isolation Method for 3D ICs
    Wu, Jia-Yi
    Chen, Yong-Wei
    Zhang, Mu-Shui
    Tan, Hong-Zhou
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 19 - 22
  • [36] 3D ICs: A progress report
    Vardaman, E. Jan
    Advancing Microelectronics, 2014, 41 (03): : 6 - 7
  • [37] Get The Lowdown On 3D ICs
    不详
    MICROWAVES & RF, 2012, 51 (02) : 26 - 26
  • [38] 3D ICs in the Real World
    James, Dick
    2014 25TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2014, : 113 - 119
  • [39] CAD Challenges for 3D ICs
    Kung, David
    Puri, Ruchir
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 421 - 422
  • [40] Buffer Planning for 3D ICs
    Dong, Sheqin
    Bai, Hongjie
    Hong, Xianlong
    Goto, Satoshi
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1735 - +