Exploring Serial Vertical Interconnects for 3D ICs

被引:0
|
作者
Pasricha, Sudeep [1 ]
机构
[1] Colorado State Univ, Dept Elect & Comp Engn, Ft Collins, CO 80523 USA
来源
DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2 | 2009年
关键词
3D ICs; Serial Interconnect; Networks on Chip; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3D ICs) offer a promising solution to overcome the on-chip communication bottleneck and improve performance over traditional two-dimensional (2D) ICs. Long interconnects can be replaced by much shorter vertical through silicon via (TSV) interconnects in 3D ICs. This enables faster and more power efficient inter-core communication across multiple silicon layers. However, 3D IC technology also faces challenges due to higher power densities and routing congestion due to TSV pads distributed on each layer. In this paper, serialization of vertical TSV interconnects in 3D ICs is proposed as one way to address these challenges. Such serialization reduces the interconnect TSV footprint on each layer. This can lead to a better thermal TSV distribution resulting in lower peak temperatures, as well as more efficient core layout across multiple layers due to the reduced congestion. Experiments with several 3D multi-core benchmarks indicate clear benefits of serialization. For instance, a 4:1 serialization of TSV interconnects can save more than 70% of TSV area footprint at a negligible performance and power overhead at the 65nm technology node.
引用
收藏
页码:581 / 586
页数:6
相关论文
共 50 条
  • [21] Fabrication and Characterization of Electrical Interconnects and Microfluidic Cooling for 3D ICS With Silicon Interposer
    Oh, Hanju
    Zhang, Yue
    Zheng, Li
    May, Gary S.
    Bakir, Muhannad S.
    HEAT TRANSFER ENGINEERING, 2016, 37 (11) : 903 - 911
  • [22] Co-design of Reliable Signal and Power Interconnects in 3D Stacked ICs
    Lee, Young-Joon
    Healy, Mike
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 56 - 58
  • [23] 3D eWLB - Horizontal and Vertical Interconnects for Integration of Passive Components
    Wojnowski, M.
    Sommer, G.
    Pressel, K.
    Beer, G.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2121 - 2125
  • [24] A Passive Equalizer Design for On-Interposer Differential Interconnects in 2.5D/3D ICs
    Zhao, Wen-Sheng
    Fu, Kai
    Wang, Gaofeng
    2019 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT2019), 2019,
  • [25] Detectability of Open Defects at Interconnects between Dies in 3D Stacked ICs with Relaxation Oscillators
    Ohmatsu, Masao
    Sako, Fumiya
    Ikiri, Yuki
    Yotsuyanagi, Hiroyuku
    Lu, Shyue-Kung
    Hashizume, Masaki
    2022 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2022,
  • [26] Evaluation of Energy-Recovering Interconnects for Low-Power 3D Stacked ICs
    Asimakopoulos, P.
    Van der Plas, G.
    Yakovlev, A.
    Marchal, P.
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 110 - +
  • [27] Reduction of crosstalk in mixed CNT bundle interconnects for high frequency 3D ICs and SoCs
    Sathyakam, P. Uma
    Karthikeyan, A.
    Rajesh, J. Kavish
    Mallick, P. S.
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [28] The direct growth of carbon nanotubes as vertical interconnects in 3D integrated circuits
    Vollebregt, Sten
    Ishihara, Ryoichi
    CARBON, 2016, 96 : 332 - 338
  • [29] Vertical Interconnects Squeezing in Symmetric 3D Mesh Network-on-Chip
    Liu, Cheng
    Zhang, Lei
    Han, Yinhe
    Li, Xiaowei
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [30] A Defect Level Monitor of Resistive Open Defect at Interconnects in 3D ICs by Injected Charge Volume
    Ohtani, Kouhei
    Osato, Naho
    Hashizume, Masaki
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    2017 17TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2017,