Escape routing design to reduce the number of layers in area array packaging

被引:0
|
作者
Horiuchi, M [1 ]
Yoda, E [1 ]
Takeuchi, Y [1 ]
机构
[1] Shinko Elect Ind, Nagano 38122, Japan
来源
关键词
area array; BGA; CSP; escape routing; flip chip; high density substrates; layer count; multilayer; packaging; preferential; the hybrid channel;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
High density multilayer substrate technologies are indispensable to accommodate high inputs/outputs (I/Os) fine pitch area array integrated circuits (ICs), chip scale packages/ball grid arrays (CSP/BGAs) in the coming packaging generation. They must provide not only a high wiring density, but also an acceptable low cost, short turn around time (TAT) and reliability. Reduction of the number of layers is expected to be a reasonable solution for the conflicting demands. General approaches to reduce the layer count have been to decrease the size of the routing line width and spacing. However, they need changes in the manufacturing processes and materials, causing an increased cost. From escape routing design viewpoint, effects of routing manner on the layer count has been studied, A preferential routing creates specific pad geometry resulting in a high wiring efficiency. This effect can be estimated with an increase in the number of lines per layer routable as a contribution of "the hybrid channel," depending on capture pad pitch-pad diameter-line width-interline space relationship, It is one of remarkable ease recognized that, within one line per channel rule, the preferential routing can effect almost equivalent to that by two lines per channel on the wireability. Its better effect on cost and TAT can also be expected compared with the two thinner sized lines per channel rule, since nothing changed in both manufacturing processes and materials is needed, This method is applicable immediately and lightly to packages and boards for assembly of the high I/O flip chips, CSPs, and BGAs.
引用
收藏
页码:686 / 691
页数:6
相关论文
共 50 条
  • [1] Layer minimization of escape routing in area array packaging
    Wang, Renshen
    Shi, Rui
    Cheng, Chung-Kuan
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 69 - +
  • [2] Escape Routing in Modern Area Array Packaging: An Analysis of Need, Trend, and Capability
    Jaiswal, Bhanu
    Roy, Mihir K.
    Titus, Albert H.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (01): : 13 - 18
  • [3] Escape Routing for Staggered-Pin-Array PCBs
    Ho, Yuan-Kai
    Lee, Hsu-Chieh
    Chang, Yao-Wen
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 306 - 309
  • [4] Escape Routing for Staggered-Pin-Array PCBs
    Ho, Yuan-Kai
    Lee, Hsu-Chieh
    Chang, Yao-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (09) : 1347 - 1356
  • [5] Trends in area array packaging.
    Goodman, TW
    Vardaman, EJ
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 1996, 211 : 195 - POLY
  • [6] Exploiting the opportunities of area array packaging
    Electron Packag Prod, 3 (87):
  • [7] Interconnect solutions for advanced area array packaging
    Hendriksen, M.W.
    Frimpong, F.K.
    Ekere, N.N.
    Microelectronics International, 1999, 16 (02): : 49 - 54
  • [8] Lead free solders for area array packaging
    Jung, E
    Kloeser, J
    Kallmayer, C
    Coskina, P
    Aschenbrenner, R
    Reichl, H
    2000 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2000, 4339 : 551 - 557
  • [9] Lead free solders for area array packaging
    Kloeser, J
    Kallmayer, C
    Jung, E
    Coskina, P
    Aschenbrenner, R
    Reichl, H
    ADVANCED ELECTRONICS ASSEMBLY - A SYMPOSIUM ON LEAD FREE INTERCONNECT TECHNOLOGY, PROCEEDINGS OF THE TECHNICAL PROGRAM, 2000, : 69 - 75
  • [10] Design of an Intelligent Routing Algorithm to Reduce Routing Flap
    Shao T.
    Wang X.
    Chen W.
    Tang X.
    Xu M.
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2021, 58 (06): : 1261 - 1274