Escape routing design to reduce the number of layers in area array packaging

被引:0
|
作者
Horiuchi, M [1 ]
Yoda, E [1 ]
Takeuchi, Y [1 ]
机构
[1] Shinko Elect Ind, Nagano 38122, Japan
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2000年 / 23卷 / 04期
关键词
area array; BGA; CSP; escape routing; flip chip; high density substrates; layer count; multilayer; packaging; preferential; the hybrid channel;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
High density multilayer substrate technologies are indispensable to accommodate high inputs/outputs (I/Os) fine pitch area array integrated circuits (ICs), chip scale packages/ball grid arrays (CSP/BGAs) in the coming packaging generation. They must provide not only a high wiring density, but also an acceptable low cost, short turn around time (TAT) and reliability. Reduction of the number of layers is expected to be a reasonable solution for the conflicting demands. General approaches to reduce the layer count have been to decrease the size of the routing line width and spacing. However, they need changes in the manufacturing processes and materials, causing an increased cost. From escape routing design viewpoint, effects of routing manner on the layer count has been studied, A preferential routing creates specific pad geometry resulting in a high wiring efficiency. This effect can be estimated with an increase in the number of lines per layer routable as a contribution of "the hybrid channel," depending on capture pad pitch-pad diameter-line width-interline space relationship, It is one of remarkable ease recognized that, within one line per channel rule, the preferential routing can effect almost equivalent to that by two lines per channel on the wireability. Its better effect on cost and TAT can also be expected compared with the two thinner sized lines per channel rule, since nothing changed in both manufacturing processes and materials is needed, This method is applicable immediately and lightly to packages and boards for assembly of the high I/O flip chips, CSPs, and BGAs.
引用
收藏
页码:686 / 691
页数:6
相关论文
共 50 条
  • [41] Design consideration to reduce material usage in electronic interconnection and packaging (Jisso).
    Hayashi, H
    ELECTRONICS GOES GREEN 2000 (PLUS): A CHALLENGE FOR THE NEXT MILLENNIUM, VOL 1, PROCEEDINGS, 2000, : 89 - 92
  • [42] Co-Design and Modeling of Novel Packaging Interposer with IPD Layers
    Wu, Sung-Mao
    Wu, Ting-Yao
    Yu, Bo-Huie
    Yang, Cheng-Fu
    Wang, Chen-Chao
    2010 ASIA-PACIFIC MICROWAVE CONFERENCE, 2010, : 1216 - 1219
  • [43] The distributive area ratio in determination of protective packaging design configuration
    Lye, SW
    Chuchom, S
    Lee, SSG
    INTERNATIONAL JOURNAL OF PRODUCTION RESEARCH, 1997, 35 (10) : 2713 - 2721
  • [44] HEALTH AND SAFETY + MEDICAL-PACKAGING A CRITICAL DESIGN AREA
    EVAMY, M
    DESIGN, 1992, (518): : 46 - 47
  • [45] Estimation of the number of routing layers and total wirelength in a PCB through wiring distribution analysis
    Hom, I
    Granacki, J
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 310 - 315
  • [46] A Wideband Microstrip Array Design Using RIS and PRS Layers
    Jagtap, Shishir
    Chaudhari, Anjali
    Chaskar, Nayana
    Kharche, Shilpa
    Gupta, Rajiv K.
    IEEE ANTENNAS AND WIRELESS PROPAGATION LETTERS, 2018, 17 (03): : 509 - 512
  • [47] MECHANICAL DESIGN CONSIDERATIONS FOR AREA ARRAY SOLDER JOINTS
    BORGESEN, P
    LI, CY
    CONWAY, HD
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1993, 16 (03): : 272 - 283
  • [48] STRUCTURAL ANALYSIS AND DESIGN OF A LARGE AREA SOLAR ARRAY
    WEIKEL, RC
    SAE TRANSACTIONS, 1968, 76 : 130 - &
  • [49] Application study of high speed separable interconnect for high density area array packaging
    Rathburn, J
    PAN PACIFIC MICROELECTRONICS SYMPOSIUM, 2001, PROCEEDINGS, 2001, : 379 - 384
  • [50] Application study of high speed separable interconnect for high density area array packaging
    Rathburn, J
    2001 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, PROCEEDINGS, 2001, 4428 : 171 - 176