Escape routing design to reduce the number of layers in area array packaging

被引:0
|
作者
Horiuchi, M [1 ]
Yoda, E [1 ]
Takeuchi, Y [1 ]
机构
[1] Shinko Elect Ind, Nagano 38122, Japan
来源
关键词
area array; BGA; CSP; escape routing; flip chip; high density substrates; layer count; multilayer; packaging; preferential; the hybrid channel;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
High density multilayer substrate technologies are indispensable to accommodate high inputs/outputs (I/Os) fine pitch area array integrated circuits (ICs), chip scale packages/ball grid arrays (CSP/BGAs) in the coming packaging generation. They must provide not only a high wiring density, but also an acceptable low cost, short turn around time (TAT) and reliability. Reduction of the number of layers is expected to be a reasonable solution for the conflicting demands. General approaches to reduce the layer count have been to decrease the size of the routing line width and spacing. However, they need changes in the manufacturing processes and materials, causing an increased cost. From escape routing design viewpoint, effects of routing manner on the layer count has been studied, A preferential routing creates specific pad geometry resulting in a high wiring efficiency. This effect can be estimated with an increase in the number of lines per layer routable as a contribution of "the hybrid channel," depending on capture pad pitch-pad diameter-line width-interline space relationship, It is one of remarkable ease recognized that, within one line per channel rule, the preferential routing can effect almost equivalent to that by two lines per channel on the wireability. Its better effect on cost and TAT can also be expected compared with the two thinner sized lines per channel rule, since nothing changed in both manufacturing processes and materials is needed, This method is applicable immediately and lightly to packages and boards for assembly of the high I/O flip chips, CSPs, and BGAs.
引用
收藏
页码:686 / 691
页数:6
相关论文
共 50 条
  • [31] Compressive Sensing to Reduce the Number of Elements in a Linear Antenna Array With a Phased Array Weather Radar
    Kikuchi, Hiroshi
    Hobara, Yasuhide
    Ushio, Tomoo
    IEEE TRANSACTIONS ON GEOSCIENCE AND REMOTE SENSING, 2022, 60
  • [32] Design and Simulation of High-power LED Array Packaging
    TIAN Da-lei
    Semiconductor Photonics and Technology, 2008, (01) : 56 - 60
  • [33] Processor array design with FPGA area constraint
    Fernando, JA
    Jean, JSN
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (03) : 253 - 264
  • [34] Design implementation of intrinsic area array ICs
    Tan, C
    Bouldin, D
    Dehkordi, P
    SEVENTEENTH CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1997, : 82 - 93
  • [35] An escape routing framework for dense boards with high-speed design constraints
    Ozdal, MM
    Wong, MDF
    Honsinger, PS
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 759 - 766
  • [36] Area array packaging technologies for high-performance computer workstations and multiprocessors
    Chung, TC
    Ghahghahi, F
    Oberlin, B
    Carey, D
    Nelson, D
    46TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1996 PROCEEDINGS, 1996, : 902 - 910
  • [37] Efficient Bump-Pad Geometries to Relax Design Rules Required for High Density I/O Area Array Packaging
    Horiuchi, Michio
    Tokutake, Yasue
    Katagiri, Fumimasa
    Suganuma, Shigeaki
    Koizumi, Naoyuki
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (01): : 35 - 44
  • [38] Modeling of localized reflow in solder/magnetic nanocomposites for area-array packaging
    Xu, S. (siyangx@andrew.cmu.edu), 1600, American Institute of Physics Inc. (113):
  • [39] Modeling of localized reflow in solder/magnetic nanocomposites for area-array packaging
    Xu, Siyang
    Pickel, Andrea D.
    Prasitthipayong, Anya
    Habib, Ashfaque H.
    McHenry, Michael E.
    JOURNAL OF APPLIED PHYSICS, 2013, 113 (17)
  • [40] Area array packaging technologies for high-performance computer workstations and multiprocessors
    Tandem Computers Inc, Cupertino, United States
    Proc Electron Compon Technol Conf, (902-910):