Time Evolution of DIBL in Gate-All-Around Nanowire MOSFETs During Hot-Carrier Stress

被引:2
|
作者
Gupta, Anshul [1 ]
Gupta, Charu [1 ]
Veloso, Anabela [2 ]
Parvais, Bertrand [2 ,3 ]
Dixit, Abhisek [1 ]
机构
[1] IIT Delhi, Dept Elect Engn, New Delhi 110016, India
[2] IMEC, B-3001 Leuven, Belgium
[3] Vrije Univ Brussel, Dept Elect & Informat ETRO, B-1050 Brussels, Belgium
关键词
Drain-induced barrier lowering (DIBL); gate-all-around (GAA); hot-carrier (HC) stress; lateral trap distribution; nanowire (NW) FETs; reliability; SOI; DEGRADATION; IMPACT; RELIABILITY; INTERFACE; FINFETS;
D O I
10.1109/TED.2021.3075169
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The influence of hot-carrier degradation (HCD) on lateral trap distribution within the device channel is experimentally investigated for gate-all-around nanowire (NW) nFETs. In particular, using drain-induced barrier lowering (DIBL) as the parameter, the damage caused by hot-carriers (HCs) is monitored for devices with different geometries, including fin width and gate length. It is observed that with the change in NW width, different degrading mechanisms alter the trap distribution during the application of hot-carrier stress. The trap distribution profile which is found to peak at the drain for very narrow NWs gradually turns uniform as width increases. Interestingly, the carrier location and localization remain the same irrespective of the gate lengths of the NWs. In order to understand the implications of device scaling on HC reliability of advanced CMOS devices, the relative contribution of degradation caused by single and multi carriers degradation process is studied. Both the mechanisms are shown to significantly affect the HC damage profile by causing either highly localized or uniform damage along the device channel.
引用
收藏
页码:2641 / 2646
页数:6
相关论文
共 50 条
  • [31] Design optimization of gate-all-around (GAA) MOSFETs
    Song, JY
    Choi, WY
    Park, JH
    Lee, JD
    Park, BG
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2006, 5 (03) : 186 - 191
  • [32] Self-heating effects and hot carrier degradation in In0.53Ga0.47As gate-all-around MOSFETs
    Srinivas, P. S. T. N.
    Kumar, Arun
    Jit, Satyabrata
    Tiwari, Pramod Kumar
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (06)
  • [33] Cryogenic Transport Characteristics of P-Type Gate-All-Around Silicon Nanowire MOSFETs
    Gu, Jie
    Zhang, Qingzhu
    Wu, Zhenhua
    Yao, Jiaxin
    Zhang, Zhaohao
    Zhu, Xiaohui
    Wang, Guilei
    Li, Junjie
    Zhang, Yongkui
    Cai, Yuwei
    Xu, Renren
    Xu, Gaobo
    Xu, Qiuxia
    Yin, Huaxiang
    Luo, Jun
    Wang, Wenwu
    Ye, Tianchun
    [J]. NANOMATERIALS, 2021, 11 (02) : 1 - 11
  • [34] InAs Planar Nanowire Gate-All-Around MOSFETs on GaAs Substrates by Selective Lateral Epitaxy
    Zhang, Chen
    Choi, Wonsik
    Mohseni, Parsian K.
    Li, Xiuling
    [J]. IEEE ELECTRON DEVICE LETTERS, 2015, 36 (07) : 663 - 665
  • [35] Impact of Nanowire Variability on Performance and Reliability of Gate-all-around III-V MOSFETs
    Shin, S. H.
    Masuduzzaman, M.
    Gu, J. J.
    Wahab, M. A.
    Conrad, N.
    Si, M.
    Ye, P. D.
    Alam, M. A.
    [J]. 2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [36] Simulation of flicker noise in gate-all-around Silicon Nanowire MOSFETs including interface traps
    Anandan, P.
    Nithya, A.
    Mohankumar, N.
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (12) : 2723 - 2727
  • [37] Density scaling with gate-all-around silicon nanowire MOSFETs for the 10 nm node and beyond
    Bangsaruntip, S.
    Balakrishnan, K.
    Cheng, S. -L.
    Chang, J.
    Brink, M.
    Lauer, I.
    Bruce, R. L.
    Engelmann, S. U.
    Pyzyna, A.
    Cohen, G. M.
    Gignac, L. M.
    Breslin, C. M.
    Newbury, J. S.
    Klaus, D. P.
    Majumdar, A.
    Sleight, J. W.
    Guillorn, M. A.
    [J]. 2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [38] Characterization of Interface Trap Density of In-rich InGaAs Gate-all-around Nanowire MOSFETs
    Rahman, Fahim Ur
    Hossain, Md. Shafayat
    Khan, Saeed Uz Zaman
    Zaman, Rifat
    Hossen, Md. Obaidul
    Khosru, Quazi D. M.
    [J]. 2012 7TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2012,
  • [39] 6-T SRAM Cell Design with Gate-All-Around Silicon Nanowire MOSFETs
    Liao, Yi-Bo
    Chiang, Meng-Hsueh
    Damrongplasit, Nattapol
    Liu, Tsu-Jae King
    Hsu, Wei-Chou
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [40] Three dimensionally stacked SiGe nanowire array and Gate-All-Around p-MOSFETs
    Bera, L. K.
    Nguyen, H. S.
    Singh, N.
    Liow, T. Y.
    Huang, D. X.
    Hoe, K. M.
    Tung, C. H.
    Fang, W. W.
    Rustagi, S. C.
    Jiang, Y.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. 2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 298 - 301