Time Evolution of DIBL in Gate-All-Around Nanowire MOSFETs During Hot-Carrier Stress

被引:2
|
作者
Gupta, Anshul [1 ]
Gupta, Charu [1 ]
Veloso, Anabela [2 ]
Parvais, Bertrand [2 ,3 ]
Dixit, Abhisek [1 ]
机构
[1] IIT Delhi, Dept Elect Engn, New Delhi 110016, India
[2] IMEC, B-3001 Leuven, Belgium
[3] Vrije Univ Brussel, Dept Elect & Informat ETRO, B-1050 Brussels, Belgium
关键词
Drain-induced barrier lowering (DIBL); gate-all-around (GAA); hot-carrier (HC) stress; lateral trap distribution; nanowire (NW) FETs; reliability; SOI; DEGRADATION; IMPACT; RELIABILITY; INTERFACE; FINFETS;
D O I
10.1109/TED.2021.3075169
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The influence of hot-carrier degradation (HCD) on lateral trap distribution within the device channel is experimentally investigated for gate-all-around nanowire (NW) nFETs. In particular, using drain-induced barrier lowering (DIBL) as the parameter, the damage caused by hot-carriers (HCs) is monitored for devices with different geometries, including fin width and gate length. It is observed that with the change in NW width, different degrading mechanisms alter the trap distribution during the application of hot-carrier stress. The trap distribution profile which is found to peak at the drain for very narrow NWs gradually turns uniform as width increases. Interestingly, the carrier location and localization remain the same irrespective of the gate lengths of the NWs. In order to understand the implications of device scaling on HC reliability of advanced CMOS devices, the relative contribution of degradation caused by single and multi carriers degradation process is studied. Both the mechanisms are shown to significantly affect the HC damage profile by causing either highly localized or uniform damage along the device channel.
引用
收藏
页码:2641 / 2646
页数:6
相关论文
共 50 条
  • [1] Wire width dependence of hot carrier degradation in silicon nanowire gate-all-around MOSFETs
    Choi, Jin Hyung
    Park, Jong Tae
    [J]. MICROELECTRONICS RELIABILITY, 2015, 55 (9-10) : 1438 - 1441
  • [2] Hot carrier and PBTI induced degradation in silicon nanowire gate-all-around SONOS MOSFETs
    Choi, Jin Hyung
    Han, Jin-Woo
    Yu, Chong Gun
    Park, Jong Tae
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (9-10) : 2325 - 2328
  • [3] From gate-all-around to nanowire MOSFETs
    Colinge, Jean-Pierre
    [J]. CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 11 - 17
  • [4] Origin and Implications of Hot Carrier Degradation of Gate-all-around nanowire III-V MOSFETs
    Shin, SangHoon
    Wahab, Muhammad A.
    Masuduzzaman, Muhammad
    Si, Mengwei
    Gu, Jiangjiang
    Ye, P. D.
    Alam, Muhammad A.
    [J]. 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [5] Assessment of hot carrier stress induced threshold voltage shift in gate-all-around MOSFETs
    Kumar, Pankaj
    Koley, Kalyan
    Goswami, Rupam
    Maurya, Ashish
    Kumar, Subindu
    [J]. 2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [6] Hot-Carrier Reliability of Gate-All-Around MOSFET for RF/Microwave Applications
    Gautam, Rajni
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (01) : 245 - 251
  • [7] Structure effects in the gate-all-around silicon nanowire MOSFETs
    Liang, Gengchiau
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 129 - 132
  • [8] Performance and Variability Studies of InGaAs Gate-all-Around Nanowire MOSFETs
    Conrad, Nathan
    Shin, SangHong
    Gu, Jiangjiang
    Si, Mengwei
    Wu, Heng
    Masuduzzaman, Muhammad
    Alam, Mohammad A.
    Ye, Peide D.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (04) : 489 - 496
  • [9] Design and optimization considerations for bulk gate-all-around nanowire MOSFETs
    Song, Yi
    Xu, Qiuxia
    Zhou, Huajie
    Cai, Xiaowu
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2009, 24 (10)
  • [10] Self-Curable Gate-All-Around MOSFETs Using Electrical Annealing to Repair Degradation Induced From Hot-Carrier Injection
    Park, Jun-Young
    Moon, Dong-Il
    Seol, Myeong-Lok
    Kim, Choong-Ki
    Jeon, Chang-Hoon
    Bae, Hagyoul
    Bang, Tewook
    Choi, Yang-Kyu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 910 - 915