An Improved Macro-Model for Simulation of Single Electron Transistor (SET) Using HSPICE

被引:6
|
作者
Karimian, M. [1 ]
Dousti, M. [1 ]
Pouyan, M. [2 ]
Faez, R. [3 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Sci & Res Branch, Tehran, Iran
[2] Shahed Univ, Fac Engn, Tehran, Iran
[3] Sharif Univ Technol, Fac Engn, Tehran, Iran
关键词
Single electron transistor (SET); Macro-model; HSPICE; SIMON; Switched capacitor circuit; Quantizer; COMPACT SIMULATION; DESIGN; MODEL; CIRCUITS; DEVICES;
D O I
10.1109/TIC-STH.2009.5444535
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
To get a more accurate model for simulation of single electron transistors (SETs), we have proposed a new macro-model that includes the ability of electron tunneling time calculation. In our proposed model, we have modified the previous models and applied some basic corrections to their formulas. In addition, we have added a switched capacitor circuit, as a quantizer, to calculate the electron tunneling time. We used HSPICE for high-speed simulation and observed that the simulation results obtained from our model matched more closely with that of SIMON 2.0. We also could evaluate the time of electron tunneling through the barrier by using the quantizer. Clearly, our macro-model gives more accurate results than of the other models when compare with SIMON 2.0, and can be used for calculating the delay time of complicated circuits.
引用
收藏
页码:1000 / 1004
页数:5
相关论文
共 50 条
  • [1] Programmable Single Electron Transistor: A modified Macro-model & its Applications
    Biswas, Disha
    Priyoti, Anika Tabassum
    Khosru, Quazi Deen Mohd
    2020 IEEE REGION 10 SYMPOSIUM (TENSYMP) - TECHNOLOGY FOR IMPACTFUL SUSTAINABLE DEVELOPMENT, 2020, : 1106 - 1109
  • [2] A New SPICE Macro-model for the Simulation of Single Electron Circuits
    Karimian, Mohammad Reza
    Dousti, Massoud
    Pouyan, Mohammad
    Faez, Rahim
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2010, 56 (04) : 1202 - 1207
  • [3] A generalized HSPICE™ macro-model for pinned spin-dependent-tunneling devices
    Das, B
    Black, WC
    IEEE TRANSACTIONS ON MAGNETICS, 1999, 35 (05) : 2889 - 2891
  • [4] Design and simulation of hybrid SET-CMOS logic inverter using macro-model technique
    El Kazdir, M. S.
    Rzaizi, M.
    El Assali, K.
    Abouelaoualim, D.
    REVISTA MEXICANA DE FISICA, 2022, 68 (06)
  • [5] Modified HSPICE macro-model of clock-controlled neuron-MOS
    Yang, Yuan
    Gao, Yong
    Yu, Ningmei
    Zhang, Ruliang
    Hu, Ting
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (03): : 301 - 304
  • [6] A generalized HSPICE macro-model for pseudo-spin-valve GMR memory bits
    Das, B
    Black, WC
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : E397 - E400
  • [7] A modified macro model approach for SPICE based simulation of single electron transistor
    Arpita Ghosh
    Amit Jain
    N. Basanta Singh
    Subir Kumar Sarkar
    Journal of Computational Electronics, 2016, 15 : 400 - 406
  • [8] A modified macro model approach for SPICE based simulation of single electron transistor
    Ghosh, Arpita
    Jain, Amit
    Singh, N. Basanta
    Sarkar, Subir Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (02) : 400 - 406
  • [9] Macro-modeling for the compact simulation of single electron transistor using SIMPLORER
    Troudi, M.
    Sghaier, Na.
    Boubaker, A.
    Souifi, A.
    Kalboussi, A.
    MICROELECTRONICS JOURNAL, 2007, 38 (12) : 1156 - 1160
  • [10] Design and Simulation of Reversible Logic Gate Using HCS Macro-Model
    Chowdhury Kolay, Snigdha
    Chatterjee, Amrita
    Chattopadhyay, Subrata
    Memories - Materials, Devices, Circuits and Systems, 2024, 8