An Improved Macro-Model for Simulation of Single Electron Transistor (SET) Using HSPICE

被引:6
|
作者
Karimian, M. [1 ]
Dousti, M. [1 ]
Pouyan, M. [2 ]
Faez, R. [3 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Sci & Res Branch, Tehran, Iran
[2] Shahed Univ, Fac Engn, Tehran, Iran
[3] Sharif Univ Technol, Fac Engn, Tehran, Iran
关键词
Single electron transistor (SET); Macro-model; HSPICE; SIMON; Switched capacitor circuit; Quantizer; COMPACT SIMULATION; DESIGN; MODEL; CIRCUITS; DEVICES;
D O I
10.1109/TIC-STH.2009.5444535
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
To get a more accurate model for simulation of single electron transistors (SETs), we have proposed a new macro-model that includes the ability of electron tunneling time calculation. In our proposed model, we have modified the previous models and applied some basic corrections to their formulas. In addition, we have added a switched capacitor circuit, as a quantizer, to calculate the electron tunneling time. We used HSPICE for high-speed simulation and observed that the simulation results obtained from our model matched more closely with that of SIMON 2.0. We also could evaluate the time of electron tunneling through the barrier by using the quantizer. Clearly, our macro-model gives more accurate results than of the other models when compare with SIMON 2.0, and can be used for calculating the delay time of complicated circuits.
引用
收藏
页码:1000 / 1004
页数:5
相关论文
共 50 条
  • [21] A forecasting and policy simulation oriented small macro-model for the Indian economy
    Singh, B
    JOURNAL OF POLICY MODELING, 2005, 27 (09) : 1025 - 1049
  • [22] Evaluation of Side-Channel Leakage Simulation by Using EMC Macro-Model of Cryptographic Devices
    Yano, Yusuke
    Iokibe, Kengo
    Teshima, Toshiaki
    Toyota, Yoshitaka
    Katashita, Toshihiro
    Hori, Yohei
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2021, E104B (02) : 178 - 186
  • [23] An improved single-electron-transistor model for SPICE application
    Wu, YL
    Lin, ST
    NANOTECH 2003, VOL 3, 2003, : 321 - 324
  • [24] ESD Protection for GGNMOS Technology by Using TCAD Macro-Model
    Yang, Shao-Ming
    Wu, Ching-Yuan
    Lin, Yun-Jung
    Lo, Wen-Chu
    Sheu, Gene
    Imam, Syed Sarwar
    Aanand
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON APPLIED SYSTEM INNOVATION (ICASI), 2016,
  • [25] Simulation and machine learning based analytical study of single electron transistor (SET)
    Chatterjee, Jeet
    Khatun, Jenifa
    Kumar, Ankit
    Ghosh, Koushik
    Sanyal, Judhajit
    Bhattacharya, Sandip
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2024, 23 (04) : 728 - 739
  • [26] Estimating the local and global effects of infills on steel frames by an improved macro-model
    Pashaie, Mohammad Reza
    Mohammadi, Majid
    ENGINEERING STRUCTURES, 2019, 187 : 120 - 132
  • [27] A Quasi-Analytic Behavioral Model for the Single-electron Transistor for Hybrid MOS/SET Circuit Simulation
    Castro, Francisco
    Savidis, Ioannis
    Sarmiento, Arturo
    2018 IEEE 13TH NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2018, : 46 - 49
  • [28] A circuit simulation compatible surface acoustic wave interdigital transducer macro-model
    Munshi, J
    Tuli, S
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2004, 51 (07) : 783 - 785
  • [29] Numerical Simulation of Single Electron Transistor using Master Equation
    Nuryadi, Ratno
    Haryono, Agus
    SOUTHEAST ASIAN INTERNATIONAL ADVANCES IN MICRO/NANOTECHNOLOGY, 2010, 7743
  • [30] Analytical single-electron transistor (SET) model for design and analysis of realistic SET circuits
    Uchida, K
    Matsuzawa, K
    Koga, J
    Ohba, R
    Takagi, S
    Toriumi, A
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (4B): : 2321 - 2324