An Improved Macro-Model for Simulation of Single Electron Transistor (SET) Using HSPICE

被引:6
|
作者
Karimian, M. [1 ]
Dousti, M. [1 ]
Pouyan, M. [2 ]
Faez, R. [3 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Sci & Res Branch, Tehran, Iran
[2] Shahed Univ, Fac Engn, Tehran, Iran
[3] Sharif Univ Technol, Fac Engn, Tehran, Iran
关键词
Single electron transistor (SET); Macro-model; HSPICE; SIMON; Switched capacitor circuit; Quantizer; COMPACT SIMULATION; DESIGN; MODEL; CIRCUITS; DEVICES;
D O I
10.1109/TIC-STH.2009.5444535
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
To get a more accurate model for simulation of single electron transistors (SETs), we have proposed a new macro-model that includes the ability of electron tunneling time calculation. In our proposed model, we have modified the previous models and applied some basic corrections to their formulas. In addition, we have added a switched capacitor circuit, as a quantizer, to calculate the electron tunneling time. We used HSPICE for high-speed simulation and observed that the simulation results obtained from our model matched more closely with that of SIMON 2.0. We also could evaluate the time of electron tunneling through the barrier by using the quantizer. Clearly, our macro-model gives more accurate results than of the other models when compare with SIMON 2.0, and can be used for calculating the delay time of complicated circuits.
引用
收藏
页码:1000 / 1004
页数:5
相关论文
共 50 条
  • [41] Simulation and analysis of radio-frequency single-electron transistor (RF-SET) by SPICE
    Yu, YS
    Son, SH
    Hwang, SW
    Park, NK
    Park, HK
    Oh, JH
    Ahn, D
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2005, 47 : S543 - S546
  • [42] Detecting electrons on helium with a single-electron transistor (SET)
    Papageorgiou, G
    Mukharsky, Y
    Harrabi, K
    Glasson, P
    Fozooni, P
    Frayne, PG
    Collin, E
    Lea, MJ
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2003, 18 (1-3): : 179 - 181
  • [43] A new compact analytical model of single electron transistor for hybrid SET-MOS circuits
    Jain, Amit
    Nameriakpam, Basanta Singh
    Sarkar, Subir Kumar
    SOLID-STATE ELECTRONICS, 2015, 104 : 90 - 95
  • [44] Nonlinear seismic analysis of perforated steel plate shear walls using a macro-model
    Farahbakhshtooli, A.
    Bhowmick, Anjan K.
    THIN-WALLED STRUCTURES, 2021, 166
  • [45] Gold nanoparticle single-electron transistor simulation
    Gerasimov, Y. S.
    Shorokhov, V. V.
    Soldatov, E. S.
    Snigirev, O. V.
    INTERNATIONAL CONFERENCE MICRO- AND NANO-ELECTRONICS 2012, 2012, 8700
  • [46] Macro-model extraction and system-level simulation of a thermopile-based MEMS vacuum sensor
    Lv, Yutian
    Zhou, Zaifa
    Fu, Jianyu
    Li, Yixuan
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2025, 35 (02)
  • [47] Equivalent circuit approach for single electron transistor model for efficient circuit simulation by SPICE
    Yu, YS
    Oh, JH
    Hwang, SW
    Ahn, D
    ELECTRONICS LETTERS, 2002, 38 (16) : 850 - 852
  • [48] A new tool for simulation of single electron transistor based microprocessor using vector file
    Patel R.
    Agarwal Y.
    Parekh R.
    Nanoscience and Nanotechnology - Asia, 2020, 10 (04): : 493 - 500
  • [49] Design of 100nm single-electron transistor (SET) by 2D TCAD simulation
    Rasmi, Amiza
    Hashim, Uda
    Mat, Abdul Fatah Awang
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 367 - +
  • [50] Multi-objective Genetic Approach for Analog Circuit Sizing using SVM Macro-model
    Boolchandani, D.
    Kumar, Anupam
    Sahula, Vineet
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2561 - +