Implementing DSP algorithms with on-chip networks

被引:0
|
作者
Wu, Xiang
Ragheb, Tamer
Aziz, Adnan
Massoud, Yehia
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Many DSP algorithms are very computationally intensive. They are typically implemented using an ensemble of processing elements (PEs) operating in parallel. The results from PEs need to be communicated with other PEs, and for many applications the cost of implementing the communication between PEs is very high. Given a DSP algorithm with high communication complexity, it is natural to use a Network-on-Chip (NoC) to implement the communication. We address two key optimization problems that arise in this context-placement, i.e., assigning computations to PEs on the No C, and scheduling, i.e., constructing a detailed cycle-by-cycle scheme for implementing the communication between PEs on the NoC.
引用
收藏
页码:307 / 316
页数:10
相关论文
共 50 条
  • [41] A distributed crossbar switch scheduler for on-chip networks
    Lee, K
    Lee, SJ
    Yoo, HJ
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 671 - 674
  • [42] Triplet-based topology for on-chip networks
    Zuo, Wang
    Qi, Zuo
    Jiaxin, Li
    WSEAS Transactions on Computers, 2009, 8 (03): : 516 - 525
  • [43] Comprehensive Online Defect Diagnosis in On-Chip Networks
    Ghofrani, Amirali
    Parikh, Ritesh
    Shamshiri, Saeed
    DeOrio, Andrew
    Cheng, Kwang-Ting
    Bertacco, Valeria
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 44 - 49
  • [44] Cycle Stealing and Channel Management for On-chip Networks
    Lin, Jwo-An
    Tsai, Yung-Chou
    Lin, Tay-Jyi
    Hsu, Yarsun
    HPCC 2008: 10TH IEEE INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, PROCEEDINGS, 2008, : 53 - +
  • [45] Reliability Modeling and Management of Nanophotonic On-Chip Networks
    Li, Zheng
    Mohamed, Moustafa
    Chen, Xi
    Dudley, Eric
    Meng, Ke
    Shang, Li
    Mickelson, Alan R.
    Joseph, Russ
    Vachharajani, Manish
    Schwartz, Brian
    Sun, Yihe
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (01) : 98 - 111
  • [46] Thermal modeling, characterization and management of on-chip networks
    Shang, L
    Peh, LS
    Kumar, A
    Jha, NK
    MICRO-37 2004: 37TH ANNUAL INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, 2004, : 67 - 78
  • [47] Flow-Aware Allocation for On-Chip Networks
    Banerjee, Arnab
    Moore, Simon W.
    2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 183 - 192
  • [48] On-Chip Networks for Mixed-Criticality Systems
    Petrakis, Polydoros
    Abuteir, Mohammed
    Grammatikakis, Miltos D.
    Papadimitriou, Kyprianos
    Obermaisser, Roman
    Owda, Zaher
    Papagrigoriou, Antonis
    Soulie, Michael
    Coppola, Marcello
    2016 IEEE 27TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2016, : 164 - 169
  • [49] EVALUATION OF ON-CHIP STATIC INTERCONNECTION NETWORKS.
    Mazumder, Pinaki
    IEEE Transactions on Computers, 1987, C-36 (03) : 365 - 369
  • [50] Packetization and routing analysis of on-chip multiprocessor networks
    Ye, TT
    Benini, L
    De Micheli, G
    JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (2-3) : 81 - 104