Implementing DSP algorithms with on-chip networks

被引:0
|
作者
Wu, Xiang
Ragheb, Tamer
Aziz, Adnan
Massoud, Yehia
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Many DSP algorithms are very computationally intensive. They are typically implemented using an ensemble of processing elements (PEs) operating in parallel. The results from PEs need to be communicated with other PEs, and for many applications the cost of implementing the communication between PEs is very high. Given a DSP algorithm with high communication complexity, it is natural to use a Network-on-Chip (NoC) to implement the communication. We address two key optimization problems that arise in this context-placement, i.e., assigning computations to PEs on the No C, and scheduling, i.e., constructing a detailed cycle-by-cycle scheme for implementing the communication between PEs on the NoC.
引用
收藏
页码:307 / 316
页数:10
相关论文
共 50 条
  • [31] A multi-criteria decision based on adaptive routing algorithms with discrete operators for on-chip networks
    Mahjoub, Alireza
    Vardi, Fatemeh
    Rad, Roya
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (08): : 10906 - 10929
  • [32] A multi-criteria decision based on adaptive routing algorithms with discrete operators for on-chip networks
    Alireza Mahjoub
    Fatemeh Vardi
    Roya Rad
    The Journal of Supercomputing, 2022, 78 : 10906 - 10929
  • [33] A high-speed and lightweight on-chip crossbar switch scheduler for on-chip interconnection networks
    Lee, KM
    Lee, SJ
    Yoo, HJ
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 453 - 456
  • [34] Reliability support for on-chip memories using Networks-on-Chip
    Angiolini, Federico
    Atienza, David
    Murali, Srinivasan
    Beruni, Luca
    De Micheli, Giovanni
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 389 - +
  • [35] Leveraging On-Chip Networks for Data Cache Migration in Chip Multiprocessors
    Eisley, Noel
    Peh, Li-Shiuan
    Shang, Li
    PACT'08: PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2008, : 197 - 207
  • [36] Design of Resistive Synaptic Array for Implementing On-Chip Sparse Learning
    Chen, Pai-Yu
    Gao, Ligang
    Yu, Shimeng
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2016, 2 (04): : 257 - 264
  • [37] Holographic Algorithms for On-Chip, Non-Boolean Computing
    Csaba, G.
    Papp, A.
    Porod, W.
    2014 INTERNATIONAL WORKSHOP ON COMPUTATIONAL ELECTRONICS (IWCE), 2014,
  • [38] Guest Editors' Introduction: Hardware and Algorithms for On-Chip Learning
    Cao, Yu
    Li, Xin
    Kim, Taemin
    Gupta, Suyog
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (03)
  • [39] On-Chip Memory Architecture Exploration Framework for DSP Processor-Based Embedded System on Chip
    Kumar, T. S. Rajesh
    Govindarajan, R.
    Ravikumar, C. P.
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2012, 11 (01)
  • [40] Route packets, not wires: On-chip interconnection networks
    Dally, WJ
    Towles, B
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 684 - 689