Implementing DSP algorithms with on-chip networks

被引:0
|
作者
Wu, Xiang
Ragheb, Tamer
Aziz, Adnan
Massoud, Yehia
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Many DSP algorithms are very computationally intensive. They are typically implemented using an ensemble of processing elements (PEs) operating in parallel. The results from PEs need to be communicated with other PEs, and for many applications the cost of implementing the communication between PEs is very high. Given a DSP algorithm with high communication complexity, it is natural to use a Network-on-Chip (NoC) to implement the communication. We address two key optimization problems that arise in this context-placement, i.e., assigning computations to PEs on the No C, and scheduling, i.e., constructing a detailed cycle-by-cycle scheme for implementing the communication between PEs on the NoC.
引用
收藏
页码:307 / 316
页数:10
相关论文
共 50 条
  • [21] A virtual channel router for on-chip networks
    Kavaldjiev, N
    Smit, GJM
    Jansen, PG
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 289 - 293
  • [22] Temperature-aware on-chip networks
    Shang, L
    Peh, LS
    Kumar, A
    Jha, NK
    IEEE MICRO, 2006, 26 (01) : 130 - 139
  • [23] Research challenges for on-chip interconnection networks
    Owens, John D.
    Dally, William J.
    Ho, Ron
    Jayasimha, D. N.
    Keckler, Stephen W.
    Peh, Li-Shiuan
    IEEE MICRO, 2007, 27 (05) : 96 - 108
  • [24] DSP-Based statistical self test of on-chip converters
    Yu, HS
    Hwang, S
    Abraham, JA
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 83 - 88
  • [25] Moths: Mobile Threads for On-Chip Networks
    Misler, Matthew
    Jerger, Natalie Enright
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2013, 12
  • [26] EVALUATION OF ON-CHIP STATIC INTERCONNECTION NETWORKS
    MAZUMDER, P
    IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (03) : 365 - 369
  • [27] A Case for Bufferless Routing in On-Chip Networks
    Moscibroda, Thomas
    Mutlu, Onur
    ISCA 2009: 36TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2009, : 196 - 207
  • [28] Designing On-Chip Networks for Throughput Accelerators
    Bakhoda, Ali
    Kim, John
    Aamodt, Tor M.
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2013, 10 (03)
  • [29] Implementing Low-Diameter On-Chip Networks for Manycore Processors Using a Tiled Physical Design Methodology
    Ou, Yanghui
    Agwa, Shady
    Batten, Christopher
    2020 14TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2020,
  • [30] IP protection of DSP algorithms for system on chip implementation
    Chapman, R
    Durrani, TS
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2000, 48 (03) : 854 - 861