Analysis of power supply noise in the presence of process variations

被引:4
|
作者
Ghanta, Praveen [1 ]
Vrudhula, Sarma
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
[2] Arizona State Univ, Dept Comp Sci & Engn, Tempe, AZ 85287 USA
来源
IEEE DESIGN & TEST OF COMPUTERS | 2007年 / 24卷 / 03期
关键词
Computer-aided design; Modeling methodologies; Power supply noise; Process variations; Verification; Voltage response;
D O I
10.1109/MDT.2007.61
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a comprehensive methodology for analyzing the impact of device and metal process variations on the power supply noise and hence the signal integrity of on-chip power grids. This approach models the power grid using modified nodal-analysis equations, and is based on representing the voltage response as an orthogonal polynomial series in the process variables. The series is truncated, and coefficients of the series are optimally obtained by using the Galerkin method. The authors thus obtain an analytical representation of the voltage response in the process variables that can be directly sampled to obtain the voltage response at different process corners. The authors have verified their analysis exhaustively on several industrial power grids as large as 1.3 million nodes, and considering up to 20 process variables. Results from their method demonstrate a very good match with those from Monte Carlo simulations, while providing significant speedups of the order of 100 to 1,000 times for comparable accuracy. © 2007 IEEE.
引用
收藏
页码:256 / 266
页数:11
相关论文
共 50 条
  • [31] Analysis of timing jitter in ring oscillators due to power supply noise
    Pialis, T
    Phang, K
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 685 - 688
  • [32] Scalability Study of PSANDE: Power Supply Analysis for Noise and Delay Estimation
    Rao, Sushmita Kadiyala
    Shivashankar, Bharath
    Robucci, Ryan
    Banerjee, Nilanjan
    Patel, Chintan
    [J]. 2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [33] On-die PDN Design and Analysis for Minimizing Power Supply Noise
    Otsuka, Hiroki
    Kubo, Genki
    Kobayashi, Ryota
    Mido, Tatsuya
    Kobayashi, Yoshinori
    Fujii, Hideyuki
    Sudo, Toshio
    [J]. 2012 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2012, : 17 - 20
  • [34] Analysis of timing jitter in inverters induced by power-supply noise
    Strak, Adain
    Tenhunen, Hannu
    [J]. IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 53 - 56
  • [35] Analysis of Jitter in CMOS Ring Oscillators due to Power Supply Noise
    Deng, Xiaoying
    Chen, Xin
    Yang, Jun
    Wu, Jianhui
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (07) : 973 - 975
  • [36] Delay variation analysis in consideration of dynamic power supply noise waveform
    Fukazawa, Mitsuya
    Nagata, Makoto
    [J]. PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 865 - 868
  • [37] Simulation and analysis of inductive impact on VLSI interconnects in the presence of process variations
    Qi, XN
    Lo, SC
    Luo, YS
    Gyure, A
    Shahram, M
    Singhal, K
    [J]. CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 309 - 312
  • [38] Concurrent detection of power supply noise
    Metra, C
    Schiano, L
    Favalli, M
    [J]. IEEE TRANSACTIONS ON RELIABILITY, 2003, 52 (04) : 469 - 475
  • [39] Power Supply Noise [Circuit Intuitions]
    Sheikholeslami, Ali
    [J]. IEEE Solid-State Circuits Magazine, 1600, 12 (03): : 15 - 17
  • [40] Floorplanning with power supply noise avoidance
    Chen, HM
    Huang, LD
    Liu, IM
    Lai, MH
    Wong, DF
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 427 - 430