Floorplanning with power supply noise avoidance

被引:1
|
作者
Chen, HM [1 ]
Huang, LD [1 ]
Liu, IM [1 ]
Lai, MH [1 ]
Wong, DF [1 ]
机构
[1] Univ Texas, Dept Comp Sci, Austin, TX 78712 USA
关键词
D O I
10.1109/ASPDAC.2003.1195053
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With today's advanced integrated circuits (ICs) manufacturing technology in deep submicron (DSM) environment, we can integrate entire electronic systems on a single chip (SoC). However, without careful power supply planning in layout, the design of chips will suffer from mostly signal integrity problems including IR-drop, DeltaI noise, and IC reliability. Post-route methodologies in solving signal integrity problem have been applied but they will cause a long turn-around time, which adds costly delays to time-to-market. In this paper, we study the problem of power supply noise avoidance as early as in floorplanning stage. We show that the noise avoidance in power supply planning problem can be formulated as a constrained maximum flow problem and present an efficient yet effective heuristic to hand the problem. Experimental results are encouraging. With slight increase of total wirelength, we achieve almost no IR-drop requirement violation and 46.6% of improvement on DeltaI noise constraint violation compared with a previous approach.
引用
收藏
页码:427 / 430
页数:4
相关论文
共 50 条
  • [1] Power supply noise aware floorplanning and decoupling capacitance placement
    Zhao, S
    Roy, K
    Koh, CK
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 489 - 495
  • [2] Noise-aware floorplanning for fast power supply network design
    Lin, Chang-Tzu
    Kung, Tai-Wei
    Chen, De-Sheng
    Wang, Yi-Wen
    Cheng, Ching-Hwa
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2028 - +
  • [3] Noise-direct: A technique for power supply noise aware floorplanning using microarchitecture profiling
    Mohamood, Fayez
    Healy, Michael B.
    Lim, Sung Kyu
    Lee, Hsien-Hsin S.
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 786 - +
  • [4] An effective decap insertion method considering power supply noise during floorplanning
    Lu, Chao-Hung
    Chen, Hung-Ming
    Liu, Chien-Nan Jimmy
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2008, 24 (01) : 115 - 127
  • [5] Integrated power supply planning and floorplanning
    Liu, IM
    Chen, HM
    Chou, TL
    Aziz, A
    Wong, DF
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 589 - 594
  • [6] Integrated floorplanning and power supply planning
    Zhou, S
    Dong, SQ
    Wu, XH
    Hong, XL
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 194 - 197
  • [7] Microprocessor Power Supply Noise Aware Floorplanning Using a Circuit-Architectural Framework
    Padmawar, Mandar
    Roy, Sanghamitra
    Chakraborty, Koushik
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (03) : 303 - 313
  • [8] Simultaneous power supply planning and noise avoidance in floorplan design
    Chen, HM
    Huang, LD
    Liu, IM
    Wong, MDF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (04) : 578 - 587
  • [9] Power supply noise-aware 3D floorplanning for System-On-Package
    Wong, E
    Minz, J
    Lim, SK
    Electrical Performance of Electronic Packaging, 2004, : 259 - 262
  • [10] Decoupling capacitance allocation and its application to power-supply noise-aware floorplanning
    Zhao, SY
    Roy, K
    Koh, CK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (01) : 81 - 92