Floorplanning with power supply noise avoidance

被引:1
|
作者
Chen, HM [1 ]
Huang, LD [1 ]
Liu, IM [1 ]
Lai, MH [1 ]
Wong, DF [1 ]
机构
[1] Univ Texas, Dept Comp Sci, Austin, TX 78712 USA
关键词
D O I
10.1109/ASPDAC.2003.1195053
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With today's advanced integrated circuits (ICs) manufacturing technology in deep submicron (DSM) environment, we can integrate entire electronic systems on a single chip (SoC). However, without careful power supply planning in layout, the design of chips will suffer from mostly signal integrity problems including IR-drop, DeltaI noise, and IC reliability. Post-route methodologies in solving signal integrity problem have been applied but they will cause a long turn-around time, which adds costly delays to time-to-market. In this paper, we study the problem of power supply noise avoidance as early as in floorplanning stage. We show that the noise avoidance in power supply planning problem can be formulated as a constrained maximum flow problem and present an efficient yet effective heuristic to hand the problem. Experimental results are encouraging. With slight increase of total wirelength, we achieve almost no IR-drop requirement violation and 46.6% of improvement on DeltaI noise constraint violation compared with a previous approach.
引用
收藏
页码:427 / 430
页数:4
相关论文
共 50 条
  • [31] Power supply noise analysis in DSM circuits
    He Jianchun
    Jia Lixin
    Liu Sheng
    IEEE 2007 INTERNATIONAL SYMPOSIUM ON MICROWAVE, ANTENNA, PROPAGATION AND EMC TECHNOLOGIES FOR WIRELESS COMMUNICATIONS, VOLS I AND II, 2007, : 1416 - 1419
  • [32] Noise suppression method of switching power supply
    Luan, CH
    Wang, AJ
    Bai, J
    Dong, WH
    Li, TJ
    ISTM/2005: 6TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-9, CONFERENCE PROCEEDINGS, 2005, : 2375 - 2378
  • [33] Power supply noise and logic error probability
    Andrade, Dennis
    Martorell, Ferran
    Pons, Marc
    Moll, Francesc
    Rubio, Antonio
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 152 - 155
  • [34] A FULLY DIGITAL POWER SUPPLY NOISE THERMOMETER
    Graziano, Mariagrazia
    Vittori, Marco D.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 173 - 176
  • [35] Very Low Noise DC Power Supply
    Horak, Martin
    Papez, Vaclav
    2012 INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS, 2012, : 99 - 102
  • [36] Power Supply Noise: A Survey on Effects and Research
    Tehranipoor, Mohammad
    Butler, Kenneth M.
    IEEE DESIGN & TEST OF COMPUTERS, 2010, 27 (02): : 51 - 67
  • [37] Power-gating aware floorplanning
    Jiang, Hailin
    Marek-Sadowska, Malgorzata
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 853 - 858
  • [38] Evaluation of power supply noise in CMOS and low noise logic cells
    Zhou, Junfeng
    Dehaene, Wim
    2008 ASIA-PACIFIC SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY AND 19TH INTERNATIONAL ZURICH SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1 AND 2, 2008, : 12 - 15
  • [39] Modeling and Measurement of Noise Aware Clocking in Power Supply Noise Analysis
    Zhou, Yaping
    Sudhakaran, Sunil
    Naik, Aniket
    Chang, Xin
    Lin, Daniel
    Raja, Tezaswi
    Idgunji, Sachin
    2014 IEEE 23RD CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2014, : 7 - 10
  • [40] Performance and low power driven floorplanning
    Xu, Ning
    Jiang, Zhoughua
    Huang, Feng
    JOURNAL OF ALGORITHMS & COMPUTATIONAL TECHNOLOGY, 2007, 1 (02) : 161 - 169