A Coarse-Grained Reconfigurable Architecture for a PRET Machine

被引:0
|
作者
Siqueira, Hadley [1 ]
Kreutz, Marcio [1 ]
机构
[1] Univ Fed Rio Grande do Norte, Dept Informat & Appl Math, Natal, RN, Brazil
关键词
D O I
10.1109/SBESC.2018.00044
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Precision Timed (PRET) Machines are architectures designed for use in embedded real-time and cyber-physical systems that provide predictable and repeatable timing properties. Among the characteristics that allow a PRET to achieve such timing properties is the interleaving of hardware threads, present in the majority of the PRET processors developed so far. One of the drawbacks of such thread interleaving is that, in applications that doesn't contain enough Thread-Level Parallelism (TLP), PRET processors suffer from high latencies as 4x or higher when compared to other architectures, and execute many No-Operations. To attack these problems, a Coarse-Grained Reconfigurable Architecture is proposed. Results show that latency and throughput are improved without loosing the desired timing properties of PRET Machines.
引用
收藏
页码:237 / 242
页数:6
相关论文
共 50 条
  • [41] A coarse-grained reconfigurable computing architecture with loop self-pipelining
    Yong Dou
    GuiMing Wu
    JinHui Xu
    XingMing Zhou
    [J]. Science in China Series F: Information Sciences, 2009, 52 : 575 - 587
  • [42] Dynamic Context Management for Coarse-grained Reconfigurable Array DSP Architecture
    Liu, Yanliang
    Dai, Peng
    Wang, Xin'an
    Zhang, Xing
    Wei, Lai
    Zhou, Yan
    Sun, Yachun
    [J]. 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 79 - 82
  • [43] ProDFA: Accelerating Domain Applications with a Coarse-Grained Runtime Reconfigurable Architecture
    Yan, Ming
    Yang, Ziyu
    Liu, Lei
    Li, Sikun
    [J]. PROCEEDINGS OF THE 2012 IEEE 18TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS 2012), 2012, : 834 - 839
  • [44] A Hierarchical Context Organization of a Coarse-Grained Reconfigurable Architecture for Block Ciphers
    Yang, Jinjiang
    Cao, Peng
    Hu, Jianbing
    Chang, Le
    [J]. PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON AUTOMATION, MECHANICAL CONTROL AND COMPUTATIONAL ENGINEERING, 2015, 124 : 1402 - 1405
  • [45] Rapidly reconfigurable coarse-grained FPGA architecture for digital filtering applications
    Chin, SS
    Wu, W
    Hong, SJ
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 203 - 206
  • [46] A coarse-grained reconfigurable computing architecture with loop self-pipelining
    Dou Yong
    Wu GuiMing
    Xu JinHui
    Zhou XingMing
    [J]. SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2009, 52 (04): : 575 - 587
  • [47] A fine-grained/coarse-grained heterogeneous reconfigurable DSP architecture based on parallel processing
    Yang, Y
    Mao, ZG
    Lai, FC
    [J]. PROCEEDINGS OF THE SECOND INTERNATIONAL SYMPOSIUM ON INSTRUMENTATION SCIENCE AND TECHNOLOGY, VOL 3, 2002, : 558 - 562
  • [48] Efficient Scheduling Mapping Algorithm for Row Parallel Coarse-Grained Reconfigurable Architecture
    Naijin Chen
    Zhen Wang
    Ruixiang He
    Jianhui Jiang
    Fei Cheng
    Chenghao Han
    [J]. Tsinghua Science and Technology, 2021, 26 (05) : 724 - 735
  • [49] Mapping Control Intensive Kernels onto Coarse-Grained Reconfigurable Array Architecture
    Chang, Kyungwook
    Choi, Kiyoung
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 362 - 365
  • [50] Design of a Fault-Tolerant Coarse-Grained Reconfigurable Architecture: A Case Study
    Jafri, Syed M. A. H.
    Piestrak, Stanislaw J.
    Sentieys, Olivier
    Pillement, Sebastien
    [J]. PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 845 - 852