A Coarse-Grained Reconfigurable Architecture for a PRET Machine

被引:0
|
作者
Siqueira, Hadley [1 ]
Kreutz, Marcio [1 ]
机构
[1] Univ Fed Rio Grande do Norte, Dept Informat & Appl Math, Natal, RN, Brazil
关键词
D O I
10.1109/SBESC.2018.00044
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Precision Timed (PRET) Machines are architectures designed for use in embedded real-time and cyber-physical systems that provide predictable and repeatable timing properties. Among the characteristics that allow a PRET to achieve such timing properties is the interleaving of hardware threads, present in the majority of the PRET processors developed so far. One of the drawbacks of such thread interleaving is that, in applications that doesn't contain enough Thread-Level Parallelism (TLP), PRET processors suffer from high latencies as 4x or higher when compared to other architectures, and execute many No-Operations. To attack these problems, a Coarse-Grained Reconfigurable Architecture is proposed. Results show that latency and throughput are improved without loosing the desired timing properties of PRET Machines.
引用
收藏
页码:237 / 242
页数:6
相关论文
共 50 条
  • [31] PX-CGRA: Polymorphic Approximate Coarse-Grained Reconfigurable Architecture
    Akbari, Omid
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    Shafique, Muhammad
    [J]. PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 413 - 418
  • [32] Reusable context pipelining for low power coarse-grained reconfigurable architecture
    Kim, Yoonjin
    Mahapatra, Rabi N.
    [J]. 2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 3379 - 3386
  • [33] An FPGA-based Heterogeneous Coarse-Grained Dynamically Reconfigurable Architecture
    Ferreira, Ricardo
    Vendramini, Julio Goldner
    Mucida, Lucas
    Pereira, Monica M.
    Carro, Luigi
    [J]. PROCEEDINGS OF THE PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURES AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES '11), 2011, : 195 - 204
  • [34] The implementation of a coarse-grained reconfigurable architecture with loop self-pipelining
    Dou, Yong
    Xu, Jinhui
    Wu, Guiming
    [J]. RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2007, 4419 : 155 - +
  • [35] Map Reduce inspired loop mapping for coarse-grained reconfigurable architecture
    YIN ShouYi
    SHAO ShengJia
    LIU LeiBo
    WEI ShaoJun
    [J]. Science China(Information Sciences), 2014, 57 (12) : 184 - 197
  • [36] Dynamic Context Management for Low Power Coarse-Grained Reconfigurable Architecture
    Kim, Yoonjin
    Mahapatra, Rabi N.
    [J]. GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 33 - 38
  • [37] Battery-Aware Task Mapping for Coarse-Grained Reconfigurable Architecture
    Yin, Shouyi
    Shi, Rui
    Liu, Leibo
    Wei, Shaojun
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2013, E96D (12): : 2524 - 2535
  • [39] A Coarse-Grained Reconfigurable Architecture for Compute-Intensive MapReduce Acceleration
    Liang, Shuang
    Yin, Shouyi
    Liu, Leibo
    Guo, Yike
    Wei, Shaojun
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2016, 15 (02) : 69 - 72
  • [40] A coarse-grained reconfigurable computing architecture with loop self-pipelining
    Yong Dou
    GuiMing Wu
    JinHui Xu
    XingMing Zhou
    [J]. Science in China Series F: Information Sciences, 2009, 52 : 575 - 587