Sleepy stack reduction of leakage power

被引:0
|
作者
Park, JC [1 ]
Mooney, VJ [1 ]
Pfeiffenberger, P [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Ctr Res Embedded Syst & Technol, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power consumption of current CMOS technology is already a great challenge. ITRS projects that leakage power consumption may come to dominate total chip power consumption as the technology feature size shrinks. We propose a novel leakage reduction technique, named "sleepy stack," which can be applied to general logic design. Our sleepy stack approach retains exact logic state - making it better than traditional sleep and zigzag techniques - while saving leakage power consumption. Unlike the stack approach (which saves state), the sleepy stack approach can work well with dual-V-th technologies, reducing leakage by several orders of magnitude over the stack approach in single-V-th technology. Unfortunately, the sleepy stack approach does have a area penalty (roughly 50similar to120%) as compared to stack technology; nonetheless, the sleepy stack approach occupies a niche where state-saving and extra low leakage is desired at a (potentially small) cost in terms of increased delay and area.
引用
收藏
页码:148 / 158
页数:11
相关论文
共 50 条
  • [21] FELERION: a new approach for leakage power reduction
    Anjana R
    Ajay Somkuwar
    Journal of Semiconductors, 2014, (12) : 61 - 65
  • [22] Leakage power modeling and reduction with data retention
    Liao, WP
    Basile, JM
    He, L
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 714 - 719
  • [23] Leakage power analysis and reduction for nanoscale circuits
    Agarwal, A
    Mukhopadhyay, S
    Raychowdhury, A
    Roy, K
    Kim, CH
    IEEE MICRO, 2006, 26 (02) : 68 - 80
  • [24] Leakage power reduction using bitwidth optimization
    Cao, Y
    Yasuura, H
    6TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL VII, PROCEEDINGS: INFORMATION SYSTEMS DEVELOPMENT II, 2002, : 36 - 41
  • [26] Implementation of Power Gating Circuit for Standby Leakage Power Reduction
    Subhashini, R.
    Geetha, M.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [27] Pareto points in SRAM design using the sleepy stack approach
    Park, Jun Cheol
    Mooney, Vincent J., III
    VLSI-SOC: FROM SYSTEMS TO SILICON, 2007, 240 : 163 - +
  • [28] State retained dual-Vth feedback sleeper-stack for leakage reduction
    Sreekala, Kollaparampil Somasekharan
    Krishnakumar, Sukumarapillai
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (01): : 1 - 10
  • [29] Leakage power-aware clock skew scheduling: Converting stolen time into leakage power reduction
    Ni, Min
    Memik, Seda Ogrenci
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 610 - 613
  • [30] Numerical investigation of pressure loss reduction in a power plant stack
    Lakshmiraju, Murthy
    Cui, Jie
    APPLIED MATHEMATICAL MODELLING, 2007, 31 (09) : 1915 - 1933