FELERION: a new approach for leakage power reduction

被引:0
|
作者
Anjana R [1 ]
Ajay Somkuwar [2 ]
机构
[1] Department of Electronics and Communication,Dr.K.N Modi Universisy, Rajasthan, India
[2] Department of Electronics and Communication,MANIT, Bhopal, Madhya Pradesh, India
关键词
leakage power; sleep transistors; FELERION; scaling; propagation delay; power dissipation;
D O I
暂无
中图分类号
TN791 [];
学科分类号
080902 ;
摘要
The circuit proposed in this paper simultaneously reduces the sub threshold leakage power and saves the state of art aspect of the logic circuits. Sleep transistors and PMOS-only logic are used to further reduce the leakage power. Sleep transistors are used as the keepers to reduce the sub threshold leakage current providing the low resistance path to the output. PMOS-only logic is used between the pull up and pull down devices to mitigate the leakage power further. Our proposed fast efficient leakage reduction circuit not only reduces the leakage current but also reduces the power dissipation. Power and delay are analyzed at the 32 nm BSIM4 model for a chain of four inverters, NAND, NOR and ISCAS-85 c17 benchmark circuits using DSCH3 and the Microwind tool. The simulation results reveal that our proposed approach mitigates leakage power by 90%–94% as compared to the conventional approach.
引用
收藏
页码:61 / 65
页数:5
相关论文
共 50 条
  • [1] FELERION: a new approach for leakage power reduction
    Anjana R
    Ajay Somkuwar
    Journal of Semiconductors, 2014, 35 (12) : 61 - 65
  • [2] FELERION: a new approach for leakage power reduction
    Anjana, R.
    Somkuwar, Ajay
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (12)
  • [3] Power Considerations in Banked CAMs: A Leakage Reduction Approach
    Echeverria, Pedro
    Ayala, Jose L.
    Lopez-Vallejo, Marisa
    VLSI DESIGN, 2008,
  • [4] Minimum leakage vector with sparse power gating - A Combinational approach for standby leakage power reduction in CMOS circuits
    Udayanga, G. W. G. K. N.
    Thayaparan, S.
    2019 4TH IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2019,
  • [5] LEakage Control TRAnsistor (LECTRA): A novel Approach for Leakage Reduction in Low Power VLSI Design
    Kassa, Sankit R.
    Nagaria, R. K.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (01): : 53 - 77
  • [6] Compilers for leakage power reduction
    You, YP
    Lee, C
    Lee, JK
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2006, 11 (01) : 147 - 164
  • [7] OIV-CMOS: A Novel Approach towards Leakage Power Reduction
    Gaur, Nidhi
    Singhal, Smita
    Kumar, Pradeep
    Mehra, Anu
    2015 International Conference on Computer and Computational Sciences (ICCCS), 2015, : 8 - 11
  • [8] Leakage Power Profiling and Leakage Power Reduction using DFT Hardware
    Sethuram, Rajamani
    Arabi, Karim
    Abu-Rahma, Mohamed
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 46 - 51
  • [9] A new asymmetric skewed buffer design for runtime leakage power reduction
    Lin, YS
    Sylvester, D
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 824 - 827
  • [10] LEAKAGE POWER REDUCTION OF ASYNCHRONOUS PIPELINES
    Ghavami, Behnam
    Pedram, Hossein
    Salarpour, Arezoo
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (02) : 207 - 222