FELERION: a new approach for leakage power reduction

被引:0
|
作者
Anjana R [1 ]
Ajay Somkuwar [2 ]
机构
[1] Department of Electronics and Communication,Dr.K.N Modi Universisy, Rajasthan, India
[2] Department of Electronics and Communication,MANIT, Bhopal, Madhya Pradesh, India
关键词
leakage power; sleep transistors; FELERION; scaling; propagation delay; power dissipation;
D O I
暂无
中图分类号
TN791 [];
学科分类号
080902 ;
摘要
The circuit proposed in this paper simultaneously reduces the sub threshold leakage power and saves the state of art aspect of the logic circuits. Sleep transistors and PMOS-only logic are used to further reduce the leakage power. Sleep transistors are used as the keepers to reduce the sub threshold leakage current providing the low resistance path to the output. PMOS-only logic is used between the pull up and pull down devices to mitigate the leakage power further. Our proposed fast efficient leakage reduction circuit not only reduces the leakage current but also reduces the power dissipation. Power and delay are analyzed at the 32 nm BSIM4 model for a chain of four inverters, NAND, NOR and ISCAS-85 c17 benchmark circuits using DSCH3 and the Microwind tool. The simulation results reveal that our proposed approach mitigates leakage power by 90%–94% as compared to the conventional approach.
引用
收藏
页码:61 / 65
页数:5
相关论文
共 50 条
  • [31] Input vector reordering for leakage power reduction in FPGAs
    Hassan, Hassan
    Anis, Mohab
    Elmasry, Mohamed
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (09) : 1555 - 1564
  • [32] Modeling leakage power reduction in VLSI as optimization problems
    Wang, Wenxin
    Areibi, Shawki
    Anis, Mohab
    OPTIMIZATION AND ENGINEERING, 2007, 8 (02) : 129 - 162
  • [33] Analysis of Leakage Power Reduction Techniques in Digital Circuits
    Jalan, Anup
    Khosla, Mamta
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [34] Compiler analysis and supports for leakage power reduction on microprocessors
    You, YP
    Lee, C
    Lee, JK
    LANGUAGES AND COMPILERS FOR PARALLEL COMPUTING, 2005, 2481 : 45 - 60
  • [35] Modeling leakage power reduction in VLSI as optimization problems
    Wenxin Wang
    Shawki Areibi
    Mohab Anis
    Optimization and Engineering, 2007, 8 : 129 - 162
  • [36] Mechanical Stress Aware Optimization for Leakage Power Reduction
    Joshi, Vivek
    Cline, Brian
    Sylvester, Dennis
    Blaauw, David
    Agarwal, Kanak
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (05) : 722 - 736
  • [37] Leakage power analysis and reduction during behavioral synthesis
    Khouri, KS
    Jha, NK
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 561 - 564
  • [38] Subthreshold Leakage Power Reduction in VLSI Circuits: A Survey
    Sridhara, K.
    Biradar, G. S.
    Yanamshetti, Raju
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1120 - 1124
  • [39] Leakage power analysis and reduction: models, estimation and tools
    Agarwal, A
    Mukhopadhyay, S
    Kim, CH
    Raychowdhury, A
    Roy, K
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (03): : 353 - 368
  • [40] EFFECT of LEAKAGE POWER REDUCTION TECHNIQUES on COMBINATIONAL CIRCUITS
    Manoranjani, M.
    Ravi, T.
    Ramya, R.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,