FELERION: a new approach for leakage power reduction

被引:0
|
作者
Anjana R [1 ]
Ajay Somkuwar [2 ]
机构
[1] Department of Electronics and Communication,Dr.K.N Modi Universisy, Rajasthan, India
[2] Department of Electronics and Communication,MANIT, Bhopal, Madhya Pradesh, India
关键词
leakage power; sleep transistors; FELERION; scaling; propagation delay; power dissipation;
D O I
暂无
中图分类号
TN791 [];
学科分类号
080902 ;
摘要
The circuit proposed in this paper simultaneously reduces the sub threshold leakage power and saves the state of art aspect of the logic circuits. Sleep transistors and PMOS-only logic are used to further reduce the leakage power. Sleep transistors are used as the keepers to reduce the sub threshold leakage current providing the low resistance path to the output. PMOS-only logic is used between the pull up and pull down devices to mitigate the leakage power further. Our proposed fast efficient leakage reduction circuit not only reduces the leakage current but also reduces the power dissipation. Power and delay are analyzed at the 32 nm BSIM4 model for a chain of four inverters, NAND, NOR and ISCAS-85 c17 benchmark circuits using DSCH3 and the Microwind tool. The simulation results reveal that our proposed approach mitigates leakage power by 90%–94% as compared to the conventional approach.
引用
收藏
页码:61 / 65
页数:5
相关论文
共 50 条
  • [41] Leakage power analysis and reduction during behavioral synthesis
    Khouri, KS
    Jha, NK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 876 - 885
  • [42] INDEP approach for leakage reduction in nanoscale CMOS circuits
    Sharma, Vijay Kumar
    Pattanaik, Manisha
    Raj, Balwinder
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (02) : 200 - 215
  • [44] Loop Unrolling with Fine Grained Power Gating for Runtime Leakage Power Reduction
    Pyne, Sumanta
    Pal, Ajit
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [45] New approach to standing phase angle reduction for power system restoration
    Ketabi, A
    Ranjbar, AM
    Feuillet, R
    EUROPEAN TRANSACTIONS ON ELECTRICAL POWER, 2002, 12 (04): : 301 - 307
  • [46] A new approach to scheduling in manufacturing for power consumption and carbon footprint reduction
    Fang, Kan
    Uhan, Nelson
    Zhao, Fu
    Sutherland, John W.
    JOURNAL OF MANUFACTURING SYSTEMS, 2011, 30 (04) : 234 - 240
  • [47] Precomputation-based guarding for dynamic and leakage power reduction
    Abddollahi, A
    Pedarm, M
    Fallah, F
    Ghosh, I
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 90 - 97
  • [48] A Novel PMOS Data Retention Leakage Power Reduction Design
    Lorenzo, Rohit
    Chaudhary, Saurabh
    2014 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT), 2014, : 1045 - 1049
  • [49] GPGPU Functional Units Power Gating for Leakage Energy Reduction
    Wang X.
    Zhang W.
    Journal of Computing Science and Engineering, 2020, 14 (03) : 102 - 111
  • [50] Fast algorithm for leakage power reduction by input vector control
    Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080, China
    不详
    Jisuanji Yanjiu yu Fazhan, 2006, 5 (946-952):