Sleepy stack reduction of leakage power

被引:0
|
作者
Park, JC [1 ]
Mooney, VJ [1 ]
Pfeiffenberger, P [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Ctr Res Embedded Syst & Technol, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power consumption of current CMOS technology is already a great challenge. ITRS projects that leakage power consumption may come to dominate total chip power consumption as the technology feature size shrinks. We propose a novel leakage reduction technique, named "sleepy stack," which can be applied to general logic design. Our sleepy stack approach retains exact logic state - making it better than traditional sleep and zigzag techniques - while saving leakage power consumption. Unlike the stack approach (which saves state), the sleepy stack approach can work well with dual-V-th technologies, reducing leakage by several orders of magnitude over the stack approach in single-V-th technology. Unfortunately, the sleepy stack approach does have a area penalty (roughly 50similar to120%) as compared to stack technology; nonetheless, the sleepy stack approach occupies a niche where state-saving and extra low leakage is desired at a (potentially small) cost in terms of increased delay and area.
引用
收藏
页码:148 / 158
页数:11
相关论文
共 50 条
  • [31] Input vector reordering for leakage power reduction in FPGAs
    Hassan, Hassan
    Anis, Mohab
    Elmasry, Mohamed
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (09) : 1555 - 1564
  • [32] Modeling leakage power reduction in VLSI as optimization problems
    Wang, Wenxin
    Areibi, Shawki
    Anis, Mohab
    OPTIMIZATION AND ENGINEERING, 2007, 8 (02) : 129 - 162
  • [33] Analysis of Leakage Power Reduction Techniques in Digital Circuits
    Jalan, Anup
    Khosla, Mamta
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [34] Compiler analysis and supports for leakage power reduction on microprocessors
    You, YP
    Lee, C
    Lee, JK
    LANGUAGES AND COMPILERS FOR PARALLEL COMPUTING, 2005, 2481 : 45 - 60
  • [35] Power Considerations in Banked CAMs: A Leakage Reduction Approach
    Echeverria, Pedro
    Ayala, Jose L.
    Lopez-Vallejo, Marisa
    VLSI DESIGN, 2008,
  • [36] Modeling leakage power reduction in VLSI as optimization problems
    Wenxin Wang
    Shawki Areibi
    Mohab Anis
    Optimization and Engineering, 2007, 8 : 129 - 162
  • [37] Mechanical Stress Aware Optimization for Leakage Power Reduction
    Joshi, Vivek
    Cline, Brian
    Sylvester, Dennis
    Blaauw, David
    Agarwal, Kanak
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (05) : 722 - 736
  • [38] Leakage power analysis and reduction during behavioral synthesis
    Khouri, KS
    Jha, NK
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 561 - 564
  • [39] Subthreshold Leakage Power Reduction in VLSI Circuits: A Survey
    Sridhara, K.
    Biradar, G. S.
    Yanamshetti, Raju
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1120 - 1124
  • [40] Leakage power analysis and reduction: models, estimation and tools
    Agarwal, A
    Mukhopadhyay, S
    Kim, CH
    Raychowdhury, A
    Roy, K
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (03): : 353 - 368