共 50 条
- [41] Input Dependent Clock Jitter in High Speed and High Resolution ADCs 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
- [43] A Voltage-Controlled Capacitance Offset Calibration Technique for High Resolution Dynamic Comparator 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 392 - 395
- [44] High Speed, Low Offset, Low Power Differential Comparator with Constant Common Mode Voltage 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 871 - 874
- [46] Low-power CMOS comparator with embedded amplification for ultra-high-speed ADCs 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3602 - +
- [47] High Speed Low Power Voltage Comparator in 0.18μm CMOS Process for Flash ADCs 2017 IEEE 4TH INTERNATIONAL CONFERENCE ON KNOWLEDGE-BASED ENGINEERING AND INNOVATION (KBEI), 2017, : 418 - 421