A new high precision low offset dynamic comparator for high resolution high speed ADCs

被引:0
|
作者
Katyal, Vipul [1 ]
Geiger, Randall L. [1 ]
Chen, Degang J. [1 ]
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
关键词
dynamic comparator; offset; ADC; pipeline; flash;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low offset dynamic comparator for high resolution high speed analog-to-digital application has been designed. Inputs are reconfigured from the typical differential pair comparator such that near equal current distribution in the input transistors can be achieved for a meta-stable point of the comparator. Restricted signal swing clock for the tail current is also used to ensure constant currents in the differential pairs. Simulation based sensitivity analysis is performed to demonstrate the robustness of the new comparator with respect to stray capacitances, common mode voltage errors and timing errors in a TSMC 0.18 mu process. Less than 10mV offset can be easily achieved with the proposed structure making it favorable for flash and pipeline data conversion applications.
引用
收藏
页码:5 / +
页数:2
相关论文
共 50 条
  • [31] Low Cost Dynamic Test Methodology for High Precision ΣΔ ADCs
    Kook, S.
    Choi, H.
    Natarajan, V.
    Chatterjee, A.
    Gomes, A.
    Goyal, S.
    Jin, L.
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 69 - +
  • [32] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    刘术彬
    朱樟明
    杨银堂
    刘帘曦
    Journal of Semiconductors, 2014, (05) : 114 - 121
  • [33] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [34] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    刘术彬
    朱樟明
    杨银堂
    刘帘曦
    Journal of Semiconductors, 2014, 35 (05) : 114 - 121
  • [35] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [36] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    Liu Shubin
    Zhu Zhangming
    Yang Yintang
    Liu Lianxi
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (05)
  • [37] HIGH-SPEED PRECISION LATCHING COMPARATOR
    HARRIS, D
    ELECTRONIC ENGINEERING, 1983, 55 (677): : 45 - &
  • [38] Low-voltage bulk-driven high-speed comparator for ADCs
    Huang, Zhengbo
    Zhang, Hong
    ELECTRONICS LETTERS, 2019, 55 (13) : 735 - 736
  • [39] HIGH-SPEED AND HIGH-RESOLUTION COMPARATOR.
    Tiponut, V.
    Electronic Engineering (London), 1979, 51 (624):
  • [40] A high-speed, high fan-in dynamic comparator with low transistor count
    Wey, I-Chyn
    He, Tz-Cheng
    Chow, Hwang-Cherng
    Sun, Pie-Hsien
    Peng, Chien-Chang
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (05) : 681 - 690