A new high precision low offset dynamic comparator for high resolution high speed ADCs

被引:0
|
作者
Katyal, Vipul [1 ]
Geiger, Randall L. [1 ]
Chen, Degang J. [1 ]
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
关键词
dynamic comparator; offset; ADC; pipeline; flash;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new low offset dynamic comparator for high resolution high speed analog-to-digital application has been designed. Inputs are reconfigured from the typical differential pair comparator such that near equal current distribution in the input transistors can be achieved for a meta-stable point of the comparator. Restricted signal swing clock for the tail current is also used to ensure constant currents in the differential pairs. Simulation based sensitivity analysis is performed to demonstrate the robustness of the new comparator with respect to stray capacitances, common mode voltage errors and timing errors in a TSMC 0.18 mu process. Less than 10mV offset can be easily achieved with the proposed structure making it favorable for flash and pipeline data conversion applications.
引用
收藏
页码:5 / +
页数:2
相关论文
共 50 条
  • [21] A Novel High Speed Dynamic Comparator Using Positive Feedback with Low Power Dissipation and Low Offset
    Velagaleti, Silpakesav
    Gorpuni, Pavankumar
    Mahapatra, K. K.
    INFORMATION AND COMMUNICATION TECHNOLOGIES, 2010, 101 : 45 - 49
  • [22] An Automatic Comparator Offset Calibration for High-Speed Flash ADCs in FDSOI CMOS Technology
    Feng, Yulang
    Fan, Qingjun
    Deng, Hao
    Chen, Jeffrey
    Zhang, Runxi
    Bikkina, Phaneendra
    Chen, Jinghong
    2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2020,
  • [23] HIGH-SPEED, HIGH-RESOLUTION ADCS
    SWAGER, AW
    EDN, 1993, 38 (22) : 76 - &
  • [24] Design of High Speed and Low Offset Dynamic Latch Comparator in 0.18 μm CMOS Process
    Rahman, Labonnah Farzana
    Reaz, Mamun Bin Ibne
    Yin, Chia Chieu
    Ali, Mohammad Alauddin Mohammad
    Marufuzzaman, Mohammad
    PLOS ONE, 2014, 9 (10):
  • [25] A new high-speed low-power and low-offset dynamic comparator with a current-mode offset compensation technique
    Taghizadeh, Abouzar
    Koozehkanani, Ziaddin Daei
    Sobhi, Jafar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 81 : 163 - 170
  • [26] A high-speed latched comparator with low offset voltage and low dissipation
    Zhu, Zhangming
    Yu, Guangwen
    Wu, Hongbing
    Zhang, Yifei
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 467 - 471
  • [27] A high-speed latched comparator with low offset voltage and low dissipation
    Zhangming Zhu
    Guangwen Yu
    Hongbing Wu
    Yifei Zhang
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 467 - 471
  • [28] HIGH SPEED, HIGH RESOLUTION CLOCKED COMPARATOR.
    Vagliani, F.
    Sestan, F.
    Antognetti, Paolo
    Bertora, Franco
    Alta Frequenza, 1975, 44 (11): : 679 - 680
  • [29] HIGH-SPEED AND HIGH-RESOLUTION COMPARATOR
    TIPONUT, V
    ELECTRONIC ENGINEERING, 1979, 51 (624): : 21 - &
  • [30] A high-speed high-resolution comparator
    Banihashemi, M
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 81 - 84