Efficient path delay testing using scan justification

被引:3
|
作者
Huh, KH [1 ]
Kang, YS
Kang, S
机构
[1] LG Elect, Seoul, South Korea
[2] Yonsei Univ, Seoul 120749, South Korea
关键词
D O I
10.4218/etrij.03.0102.0304
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Delay testing has become an area of focus in the field of digital circuits as the speed and density of circuits have greatly improved. This paper proposes a new scan flip-flop and test algorithm to overcome some of the problems in delay testing. In the proposed test algorithm, the second test pattern is generated by scan justification, and the first test pattern is processed by functional justification. In the conventional functional justification, it is hard to generate the proper second test pattern because it uses a combinational circuit for the pattern. The proposed scan justification has the advantage of easily generating the second test pattern by direct justification from the scan. To implement our scheme, we devised a new scan in which the slave latch is bypassed by an additional latch to allow the slave to hold its state while a new pattern is scanned in. Experimental results on ISCAS'89 benchmark circuits show that the number of testable paths can be increased by about 45% over the conventional functional justification.
引用
收藏
页码:187 / 194
页数:8
相关论文
共 50 条
  • [31] On effective criterion of path selection for delay testing
    Fukunaga, M
    Kajihara, S
    Takeoka, S
    Yosimura, S
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 757 - 762
  • [32] A probabilistic model for path delay fault testing
    Su, CY
    Wu, CW
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2000, 16 (05) : 783 - 794
  • [33] Evaluation of delay testing based on path selection
    Fukunaga, M
    Kajihara, S
    Takeoka, S
    Yoshimura, S
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12) : 3208 - 3210
  • [34] Recursive Path Selection For Delay Fault Testing
    Chung, Jaeyong
    Abraham, Jacob A.
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 65 - 70
  • [35] Probabilistic model for path delay fault testing
    Su, Chih-Yuang
    Wu, Cheng-Wen
    2000, IIS, Taipei, Taiwan (16)
  • [36] An adaptive path selection method for delay testing
    Jone, WB
    Yeh, WS
    Yeh, CW
    Das, SR
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2001, 50 (05) : 1109 - 1118
  • [37] Exploiting Deterministic TPG for Path Delay Testing
    李晓维
    Journal of Computer Science & Technology, 2000, (05) : 472 - 479
  • [38] Exploiting deterministic TPG for path delay testing
    Xiaowei Li
    Paul Y. S. Cheung
    Journal of Computer Science and Technology, 2000, 15 : 472 - 479
  • [39] An adaptive path selection method for delay testing
    Jone, WB
    Yeh, WS
    Yeh, CW
    Das, SR
    IMTC/2000: PROCEEDINGS OF THE 17TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE: SMART CONNECTIVITY: INTEGRATING MEASUREMENT AND CONTROL, 2000, : 212 - 216
  • [40] Exploiting deterministic TPG for path delay testing
    Li, XW
    Cheung, PYS
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2000, 15 (05) : 472 - 479