Efficient path delay testing using scan justification

被引:3
|
作者
Huh, KH [1 ]
Kang, YS
Kang, S
机构
[1] LG Elect, Seoul, South Korea
[2] Yonsei Univ, Seoul 120749, South Korea
关键词
D O I
10.4218/etrij.03.0102.0304
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Delay testing has become an area of focus in the field of digital circuits as the speed and density of circuits have greatly improved. This paper proposes a new scan flip-flop and test algorithm to overcome some of the problems in delay testing. In the proposed test algorithm, the second test pattern is generated by scan justification, and the first test pattern is processed by functional justification. In the conventional functional justification, it is hard to generate the proper second test pattern because it uses a combinational circuit for the pattern. The proposed scan justification has the advantage of easily generating the second test pattern by direct justification from the scan. To implement our scheme, we devised a new scan in which the slave latch is bypassed by an additional latch to allow the slave to hold its state while a new pattern is scanned in. Experimental results on ISCAS'89 benchmark circuits show that the number of testable paths can be increased by about 45% over the conventional functional justification.
引用
收藏
页码:187 / 194
页数:8
相关论文
共 50 条
  • [1] Efficient Path Selection for Delay Testing Based on Path Clustering
    Seiichiro Tani
    Mitsuo Teramoto
    Tomoo Fukazawa
    Kazuyoshi Matsuhiro
    [J]. Journal of Electronic Testing, 1999, 15 : 75 - 85
  • [2] Efficient path selection for delay testing based on path clustering
    Tani, S
    Teramoto, M
    Fukazawa, T
    Matsuhiro, K
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (1-2): : 75 - 85
  • [3] Efficient path selection for delay testing based on partial path evaluation
    Tani, S
    Teramoto, M
    Fukazawa, T
    Matsuhiro, K
    [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 188 - 193
  • [4] Efficient Partial Enhanced Scan for High Coverage Delay Testing
    Han, Chao
    Singh, Adit D.
    Singh, Virendra
    [J]. PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 243 - 248
  • [5] Efficient path-delay fault simulation for standard scan design
    Kang, S
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2002, 149 (5-6): : 315 - 320
  • [6] Input Necessary Assignments for Testing of Path Delay Faults in Standard-Scan Circuits
    Pomeranz, Irith
    Reddy, Sudhakar M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (02) : 333 - 337
  • [7] Tri-scan: A novel DFT technique for CMOS path delay fault testing
    Datta, R
    Gupta, R
    Sebastine, A
    Abraham, JA
    d'Abreu, M
    [J]. INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1118 - 1127
  • [8] Path delay fault testing using test points
    Tragoudas, S
    Denny, N
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2003, 8 (01) : 1 - 10
  • [9] Testing embedded memory array using unified scan path
    Yano, S
    [J]. NEC RESEARCH & DEVELOPMENT, 1998, 39 (01): : 14 - 25
  • [10] Delay fault testing using partial multiple scan chains
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    [J]. MICROELECTRONICS RELIABILITY, 2013, 53 (12) : 2070 - 2077