A jitter suppression technique for a 2.48832-Gb/s clock and data recovery circuit

被引:0
|
作者
Ishii, K [1 ]
Kishine, K [1 ]
Ichino, H [1 ]
机构
[1] NTT, Network Innovat Labs, Yokosuka, Kanagawa 2390847, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a jitter suppression technique for a 2.48832-Gb/s clock and data recovery (CDR) circuit that uses a phase-locked loop (PLL). This technique improves both the jitter generation and the jitter transfer function. The jitter generation can be suppressed by boosting the loop gain in PLL. A suitable jitter transfer function and jitter tolerance can be achieved by optimizing the characteristics of a surface acoustic wave (SAW) filter. The fabricated circuit had a low jitter generation (about 2.4 mUI rms) and a low jitter transfer function cutoff frequency (about 500 kHz) by using a SAW filter with a center frequency (f(c)) of 622.08 MHz. The jitter generations are within 5 mUI rms for the temperature range between 0 degrees C to 90 degrees C. The circuit passes the jitter tolerance specification in ITU-T recommendation G.958 by more than 30%.
引用
收藏
页码:261 / 264
页数:4
相关论文
共 50 条
  • [41] A 2.5-Gb/s clock and data recovery IC with tunable jitter characteristics for use in LAN'S and WAN's
    Kishine, K
    Ishihara, N
    Takiguchi, K
    Ichino, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) : 805 - 812
  • [42] A 250-Mb/s to 6-Gb/s Referenceless Clock and Data Recovery Circuit With Clock Frequency Multiplier
    Kim, Ja-Young
    Song, Junyoung
    You, Jungtaek
    Hwang, Sewook
    Bae, Sang-Geun
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (06) : 650 - 654
  • [43] 155-mb/s burst-mode clock recovery circuit using the jitter reduction technique
    Hwang, JS
    Park, CS
    Park, CS
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2003, E86B (04) : 1423 - 1426
  • [44] A Low-Jitter Video Clock Recovery Circuit
    Ali, Hossam
    Hegazi, Emad
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2326 - 2329
  • [45] 30 Gb/s all-optical clock recovery circuit
    Vlachos, K
    Theophilopoulos, G
    Hatziefremidis, A
    Avramopoulos, H
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2000, 12 (06) : 705 - 707
  • [46] 622-Mbit/s burst-mode clock and data recovery circuit with duty control in a jitter reduction circuit
    Park, CS
    Lee, CG
    Park, CS
    OPTICAL ENGINEERING, 2005, 44 (08)
  • [47] A 3.2Gb/s clock and data recovery circuit without reference clock for a high-speed serial data link
    Kim, Kang jik
    Jeong, Ki sang
    Cho, Seong ik
    PROCEEDINGS OF THE 2ND WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNALS AND TELECOMMUNICATIONS (CISST '08): CIRCUITS, SYSTEMS, SIGNAL & COMMUNICATIONS, 2008, : 40 - 43
  • [48] A 3.2Gb/s clock and data recovery circuit without reference clock for a high-speed serial data link
    Kim, Kang Jik
    Jeong, Ki Sang
    Cho, Seong Ik
    ELECTRONICS AND COMMUNICATIONS: PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS (EHAC '08), 2008, : 113 - +
  • [49] A 200 Mb/s∼3.2 Gb/s referenceless clock and data recovery circuit with bidirectional frequency detector
    Nguyen Huu Tho
    Son, Kyung-Sub
    Kang, Jin-Ku
    IEICE ELECTRONICS EXPRESS, 2017, 14 (08):
  • [50] A 5-Gb/s 1/8-rate CMOS clock and data recovery circuit
    Kwon, JK
    Heo, TK
    Cho, SB
    Park, SM
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 293 - 296