共 50 条
- [32] A Low Jitter Burst-mode Clock and Data Recovery Circuit with Two Symmetric VCO's 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 344 - 347
- [35] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 73 - 76
- [36] A 2.5-Gb/s Clock and Data Recovery Circuit With ΔΣ-Modulated Fractional Frequency Compensation TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 2460 - 2463
- [37] A 20 Gb/s fast acquisition clock and data recovery circuit in 0.18 μm CMOS International Journal of Circuits, Systems and Signal Processing, 2013, 7 (04): : 240 - 247
- [38] A 40Gb/s clock and data recovery circuit in 0.18μm CMOS technology 2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 242 - +
- [39] A monolithic 2.5 Gb/s clock and data recovery circuit based on Silicon bipolar technology BROADBAND EUROPEAN NETWORKS AND MULTIMEDIA SERVICES, 1998, 3408 : 183 - 190
- [40] A low-power clock and data recovery circuit for 2.5 Gb/s SDH receivers ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 67 - 72