A jitter suppression technique for a 2.48832-Gb/s clock and data recovery circuit

被引:0
|
作者
Ishii, K [1 ]
Kishine, K [1 ]
Ichino, H [1 ]
机构
[1] NTT, Network Innovat Labs, Yokosuka, Kanagawa 2390847, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a jitter suppression technique for a 2.48832-Gb/s clock and data recovery (CDR) circuit that uses a phase-locked loop (PLL). This technique improves both the jitter generation and the jitter transfer function. The jitter generation can be suppressed by boosting the loop gain in PLL. A suitable jitter transfer function and jitter tolerance can be achieved by optimizing the characteristics of a surface acoustic wave (SAW) filter. The fabricated circuit had a low jitter generation (about 2.4 mUI rms) and a low jitter transfer function cutoff frequency (about 500 kHz) by using a SAW filter with a center frequency (f(c)) of 622.08 MHz. The jitter generations are within 5 mUI rms for the temperature range between 0 degrees C to 90 degrees C. The circuit passes the jitter tolerance specification in ITU-T recommendation G.958 by more than 30%.
引用
收藏
页码:261 / 264
页数:4
相关论文
共 50 条
  • [31] A 20-Gb/s burst-mode clock and data recovery circuit using injection-locking technique
    Lee, Jri
    Liu, Mingchung
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (03) : 619 - 630
  • [32] A Low Jitter Burst-mode Clock and Data Recovery Circuit with Two Symmetric VCO's
    Choi, Bum-Hee
    Son, Kyung-Sub
    Kang, Jin-Ku
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 344 - 347
  • [33] A 5-Gb/s 0.25-μm CMOS jitter-tolerant variable-interval oversampling clock/data recovery circuit
    Lee, SH
    Hwang, MS
    Choi, Y
    Kim, S
    Moon, Y
    Lee, BJ
    Jeong, DK
    Kim, W
    Park, YJ
    Ahn, G
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1822 - 1830
  • [34] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator
    Kreienkamp, R
    Langmann, U
    Zimmermann, C
    Aoyama, T
    Siedhoff, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 736 - 743
  • [35] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator
    Kreienkamp, R
    Langmann, U
    Zimmermann, C
    Aoyama, T
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 73 - 76
  • [36] A 2.5-Gb/s Clock and Data Recovery Circuit With ΔΣ-Modulated Fractional Frequency Compensation
    Yang, Ching-Yuan
    Lin, Wei-Shuo
    Lin, Jung-Mao
    Wu, Hsin-Ming
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 2460 - 2463
  • [37] A 20 Gb/s fast acquisition clock and data recovery circuit in 0.18 μm CMOS
    Modir, Naeeme
    Sheikhaei, Samad
    Foroozande, Behjat
    Soleiman, Elias
    International Journal of Circuits, Systems and Signal Processing, 2013, 7 (04): : 240 - 247
  • [38] A 40Gb/s clock and data recovery circuit in 0.18μm CMOS technology
    Lee, J
    Razavi, B
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 242 - +
  • [39] A monolithic 2.5 Gb/s clock and data recovery circuit based on Silicon bipolar technology
    Pallotta, A
    Centurelli, F
    Loriga, F
    Trifiletti, A
    BROADBAND EUROPEAN NETWORKS AND MULTIMEDIA SERVICES, 1998, 3408 : 183 - 190
  • [40] A low-power clock and data recovery circuit for 2.5 Gb/s SDH receivers
    Pallotta, A
    Centurelli, F
    Trifiletti, A
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 67 - 72