An efficient test relaxation technique for synchronous sequential circuits

被引:12
|
作者
El-Maleh, A [1 ]
Al-Utaibi, K [1 ]
机构
[1] King Fahd Univ Petr & Minerals, Dhahran 31261, Saudi Arabia
关键词
D O I
10.1109/VTEST.2003.1197649
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Testing systems-on-a-chip (SOC) involves applying huge amounts of test data, which is stored in the tester memory and then transferred to the circuit under test (CUT) during test application. Therefore, practical techniques, such as test compression and compaction, are required to reduce the amount of test data in order to reduce both the total testing time and the memory requirements for the tester Relaxing test sequences can improve the efficiency of both test compression and test compaction. In addition, the relaxation process can identify self-initializing test sequences for synchronous sequential circuits. In this paper we propose an efficient test relaxation technique for synchronous sequential circuits that maximizes the number of unspecified bits while maintaining the same fault coverage as the original test set.
引用
收藏
页码:179 / 185
页数:7
相关论文
共 50 条
  • [21] A diagnostic test generation procedure for synchronous sequential circuits based on test elimination
    Pomeranz, I
    Reddy, SM
    [J]. INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 1074 - 1083
  • [22] Efficient static compaction techniques for sequential circuits based on reverse-order restoration and test relaxation
    El-Maleh, Aiman H.
    Khursheed, S. Saqib
    Sait, Sadiq M.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2556 - 2564
  • [23] Test sequences to achieve high defect coverage for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (10) : 1017 - 1029
  • [24] A fault simulation based test pattern generator for synchronous sequential circuits
    Guo, RF
    Pomeranz, I
    Reddy, SM
    [J]. 17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 260 - 267
  • [25] PROPTEST: A property-based test generator for synchronous sequential circuits
    Guo, RF
    Reddy, SM
    Pomeranz, I
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (08) : 1080 - 1091
  • [26] Static test compaction for synchronous sequential circuits based on vector restoration
    Pomeranz, I
    Reddy, SM
    Guo, RF
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (07) : 1040 - 1049
  • [27] On improving a fault simulation based test generator for synchronous sequential circuits
    Guo, RF
    Reddy, SM
    Pomeranz, I
    [J]. 10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 82 - 87
  • [28] A parallel approach solving the test generation problem for synchronous sequential circuits
    Dahmen, HC
    Gläser, U
    Vierhaus, HT
    [J]. PARALLEL COMPUTING: FUNDAMENTALS, APPLICATIONS AND NEW DIRECTIONS, 1998, 12 : 549 - 556
  • [29] An algorithmic test generation method for crosstalk faults in synchronous sequential circuits
    Itazaki, N
    Matsumoto, Y
    Kinoshita, K
    [J]. SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 22 - 27
  • [30] Primary input cones based on test sequences in synchronous sequential circuits
    Pomeranz, I.
    Reddy, S. M.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (01): : 16 - 24