Low Power Design for Source Coupled Logic Gates

被引:0
|
作者
Sivaram, Ranjana [1 ]
Gupta, Kirti [2 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Delhi, India
[2] Bharati Vidyapeeths Coll Engn, Dept Elect & Commun Engn, Delhi, India
关键词
Multithreshokl; threshold voltage; low power; current mode logic; current mode circuits; current mode; SCL; MCML; triple tail; PFSCL;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new technique for lowering power dissipation of Source Coupled Logic (SCL) circuits. Variants of SCL such as MOS Current Mode Logic (MCML) and Positive Feedback Source Coupled Logic (PFSCL) suffer from the disadvantage that implementing complex logic function requires stacking of transistor and/or cascading of gates which negatively affects the minimum power supply required and the delay respectively. With MCML and PFSCL triple tail based implementation, while the previous issues are solved the issue of constant bias current still remains. Here, a generic technique to lower the minimum required power supply voltage is presented which is applied to the constant current source transistor in current mode logic, which in turn reduces the minimum power supply required. To verify the behavior, two input XOR gate based on proposed technique has been implemented in MOS current mode logic based triple tail and PFSCL based Triple Tail and has been simulated. The use of proposed technique shows improvement in power dissipation of 18% for 100uA bias current, proportional to the reduction in the minimum power supply voltage. Simulations have been carried out in ORCAD PSPICE using TSMC CMOS 180nm technology. To verify the behavior of the proposed technique under process variations, process corner analysis has been carried out and the circuit shows maximum variation of 12.5% in the voltage swing. The proposed technique does not negatively impact the delay.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Design of Low Power Logic Gates by Using 32nm and 16nm FinFET Technology
    Nalamwar, Sapana S.
    Bhosale, Smita A.
    2015 INTERNATIONAL CONFERENCE ON ENERGY SYSTEMS AND APPLICATIONS, 2015, : 81 - 85
  • [32] A Novel Low-Complexity Power-Efficient Design of Standard Ternary Logic Gates using CNTFET
    Paul, Anisha
    Pradhan, Buddhadev
    2023 INTERNATIONAL CONFERENCE ON COMPUTER, ELECTRICAL & COMMUNICATION ENGINEERING, ICCECE, 2023,
  • [33] An Efficient Design Technique for Low Power Dynamic Feedthrough Logic with Enhanced Performance for wide fan-in gates
    Dev, Arjun
    Sharma, R. K.
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 908 - 912
  • [34] Ultra-low power source coupled FET logic gate configuration in GaAs MESFET technology
    Bushehri, E
    Bratov, V
    Starosselski, V
    Schlichter, T
    Milenkovic, S
    Timochenkov, V
    ELECTRONICS LETTERS, 2000, 36 (01) : 36 - 38
  • [35] Memristor-Based Volistor Gates Compute Logic with Low Power Consumption
    Aljafar M.
    Long P.
    Perkowski M.
    BioNanoScience, 2016, 6 (3) : 214 - 234
  • [36] Novel design of power-efficient quaternary logic gates using CNTFET
    Paul, Anisha
    Pradhan, Buddhadev
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (06) : 1054 - 1076
  • [37] A novel approach for designing of variability aware low-power logic gates
    Sharma, Vijay Kumar
    ETRI JOURNAL, 2022, 44 (03) : 491 - 503
  • [38] Design and fabrication of MEMS logic gates
    Tsai, Chun-Yin
    Kuo, Wei-Ting
    Lin, Chi-Bao
    Chen, Tsung-Lin
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2008, 18 (04)
  • [39] MODIFIED FREDKIN GATES IN LOGIC DESIGN
    PICTON, PD
    MICROELECTRONICS JOURNAL, 1994, 25 (06) : 437 - 441
  • [40] Low-Leakage and Low-Power Implementation of High-Speed Logic Gates
    Wu, Tsung-Yi
    Lu, Liang-Ying
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (04): : 401 - 408