Low Power Design for Source Coupled Logic Gates

被引:0
|
作者
Sivaram, Ranjana [1 ]
Gupta, Kirti [2 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Delhi, India
[2] Bharati Vidyapeeths Coll Engn, Dept Elect & Commun Engn, Delhi, India
关键词
Multithreshokl; threshold voltage; low power; current mode logic; current mode circuits; current mode; SCL; MCML; triple tail; PFSCL;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new technique for lowering power dissipation of Source Coupled Logic (SCL) circuits. Variants of SCL such as MOS Current Mode Logic (MCML) and Positive Feedback Source Coupled Logic (PFSCL) suffer from the disadvantage that implementing complex logic function requires stacking of transistor and/or cascading of gates which negatively affects the minimum power supply required and the delay respectively. With MCML and PFSCL triple tail based implementation, while the previous issues are solved the issue of constant bias current still remains. Here, a generic technique to lower the minimum required power supply voltage is presented which is applied to the constant current source transistor in current mode logic, which in turn reduces the minimum power supply required. To verify the behavior, two input XOR gate based on proposed technique has been implemented in MOS current mode logic based triple tail and PFSCL based Triple Tail and has been simulated. The use of proposed technique shows improvement in power dissipation of 18% for 100uA bias current, proportional to the reduction in the minimum power supply voltage. Simulations have been carried out in ORCAD PSPICE using TSMC CMOS 180nm technology. To verify the behavior of the proposed technique under process variations, process corner analysis has been carried out and the circuit shows maximum variation of 12.5% in the voltage swing. The proposed technique does not negatively impact the delay.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] DESIGN OF LOW POWER FLUERIC LOGIC CIRCUITS
    TRASK, RP
    ISEMAN, JM
    HYDRAULICS & PNEUMATICS, 1967, 20 (10) : 52 - &
  • [42] Design of Low Power Barrel Shifter and Vedic Multiplier with Kogge-Stone Adder Using Reversible Logic Gates
    Nikhil, G., V
    Vaibhav, B. P.
    Naik, Vishnu G.
    Premananda, B. S.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1690 - 1694
  • [43] Nano-Magnet Based Ultra-Low Power Logic Design Using Non-Majority Gates
    Augustine, Charles
    Behin-Aein, Behtash
    Roy, Kaushik
    2009 9TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2009, : 870 - 873
  • [44] Design of small volume and low power consumption logic gates based on 4-terminal multilevel magnetic cell
    Alimohammadi, Navid
    Alaie, Zahra
    JOURNAL OF MAGNETISM AND MAGNETIC MATERIALS, 2024, 597
  • [45] Design techniques for low-power cascaded CML gates
    Alioto, M
    Palumbo, G
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4685 - 4688
  • [46] Design of Low Power FULLADDER using NG and NTG gates
    Babu, K. Prasad
    Basha, S. Ahmed
    Chennaiah, M.
    Devanna, H.
    2014 IEEE INTERNATIONAL CONFERENCE ON SMART STRUCTURES AND SYSTEMS (ICSSS), 2014, : 81 - 85
  • [47] Quantum logic gates for coupled superconducting phase qubits
    Strauch, FW
    Johnson, PR
    Dragt, AJ
    Lobb, CJ
    Anderson, JR
    Wellstood, FC
    PHYSICAL REVIEW LETTERS, 2003, 91 (16)
  • [48] Efficient implementation of coupled logic gates for quantum computation
    Leung, DW
    Chuang, IL
    Yamaguchi, F
    Yamamoto, Y
    PHYSICAL REVIEW A, 2000, 61 (04): : 7
  • [49] Efficient implementation of coupled logic gates for quantum computation
    Leung, Debbie W.
    Chuang, Isaac L.
    Yamaguchi, Fumiko
    Yamamoto, Yoshihisa
    Physical Review A - Atomic, Molecular, and Optical Physics, 2000, 61 (04): : 423101 - 423107
  • [50] Logic gates using three coupled Josephson junctions
    Shaju, PD
    Kuriakose, VC
    PHYSICS LETTERS A, 2000, 267 (5-6) : 420 - 428